blob: 7cca3191fdafafc33477529a05ba0d903bd439ac [file] [log] [blame]
Stefan Roese6e7fb6e2005-11-29 18:18:21 +01001/*
Stefan Roese00cdb4c2007-03-08 10:13:16 +01002 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010025
26#include <ppc_asm.tmpl>
27#include <config.h>
Peter Tyser61f2b382010-04-12 22:28:07 -050028#include <asm/mmu.h>
Stefan Roese550650d2010-09-20 16:05:31 +020029#include <asm/ppc4xx.h>
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010030
31/**************************************************************************
32 * TLB TABLE
33 *
34 * This table is used by the cpu boot code to setup the initial tlb
35 * entries. Rather than make broad assumptions in the cpu source tree,
36 * this table lets each board set things up however they like.
37 *
38 * Pointer to the table is returned in r1
39 *
40 *************************************************************************/
41
Stefan Roese00cdb4c2007-03-08 10:13:16 +010042 .section .bootpg,"ax"
43 .globl tlbtab
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010044
45tlbtab:
Stefan Roese00cdb4c2007-03-08 10:13:16 +010046 tlbtab_start
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010047
Stefan Roese00cdb4c2007-03-08 10:13:16 +010048 /*
49 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
50 * speed up boot process. It is patched after relocation to enable SA_I
51 */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020052 tlbentry(0xfff00000, SZ_1M, 0xfff00000, 1, AC_RWX | SA_G)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010053
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020054 tlbentry(0xffc00000, SZ_1M, 0xffc00000, 1, AC_RWX | SA_IG)
55 tlbentry(0xffd00000, SZ_1M, 0xffd00000, 1, AC_RWX | SA_IG)
56 tlbentry(0xffe00000, SZ_1M, 0xffe00000, 1, AC_RWX | SA_IG)
57 tlbentry(0xff900000, SZ_1M, 0xff900000, 1, AC_RWX | SA_IG)
58 tlbentry(CONFIG_SYS_EPLD_BASE, SZ_256K, 0xff000000, 1, AC_RW | SA_IG)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010059
Stefan Roese00cdb4c2007-03-08 10:13:16 +010060 /*
61 * TLB entries for SDRAM are not needed on this platform.
62 * They are dynamically generated in the SPD DDR(2) detection
63 * routine.
64 */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010065
Stefan Roese00cdb4c2007-03-08 10:13:16 +010066 /* internal ram (l2 cache) */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020067 tlbentry(CONFIG_SYS_ISRAM_BASE, SZ_256K, 0x80000000, 0, AC_RWX | SA_I)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010068
Stefan Roese00cdb4c2007-03-08 10:13:16 +010069 /* peripherals at f0000000 */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020070 tlbentry(CONFIG_SYS_PERIPHERAL_BASE, SZ_4K, CONFIG_SYS_PERIPHERAL_BASE, 1, AC_RW | SA_IG)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010071
Stefan Roese00cdb4c2007-03-08 10:13:16 +010072 /* PCI */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020073 tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 9, AC_RW | SA_IG)
74 tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x10000000, 9, AC_RW | SA_IG)
Stefan Roese00cdb4c2007-03-08 10:13:16 +010075 tlbtab_end