blob: 2fe3cea3f1707f3435e70ba500edaf1cc3f07486 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Andy Fleming1ced1212008-02-06 01:19:40 -06002 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <common.h>
29#include <watchdog.h>
30#include <command.h>
31#include <asm/cache.h>
Sergei Poselenov740280e2008-06-06 15:42:40 +020032#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000033
James Yang591933c2008-02-08 16:44:53 -060034DECLARE_GLOBAL_DATA_PTR;
35
Andy Fleming1ced1212008-02-06 01:19:40 -060036struct cpu_type cpu_type_list [] = {
Kumar Gala4dbdb762008-06-10 16:53:46 -050037 CPU_TYPE_ENTRY(8533, 8533),
38 CPU_TYPE_ENTRY(8533, 8533_E),
Kumar Galaef50d6c2008-08-12 11:14:19 -050039 CPU_TYPE_ENTRY(8536, 8536),
40 CPU_TYPE_ENTRY(8536, 8536_E),
Kumar Gala4dbdb762008-06-10 16:53:46 -050041 CPU_TYPE_ENTRY(8540, 8540),
42 CPU_TYPE_ENTRY(8541, 8541),
43 CPU_TYPE_ENTRY(8541, 8541_E),
44 CPU_TYPE_ENTRY(8543, 8543),
45 CPU_TYPE_ENTRY(8543, 8543_E),
46 CPU_TYPE_ENTRY(8544, 8544),
47 CPU_TYPE_ENTRY(8544, 8544_E),
48 CPU_TYPE_ENTRY(8545, 8545),
49 CPU_TYPE_ENTRY(8545, 8545_E),
50 CPU_TYPE_ENTRY(8547, 8547_E),
51 CPU_TYPE_ENTRY(8548, 8548),
52 CPU_TYPE_ENTRY(8548, 8548_E),
53 CPU_TYPE_ENTRY(8555, 8555),
54 CPU_TYPE_ENTRY(8555, 8555_E),
55 CPU_TYPE_ENTRY(8560, 8560),
56 CPU_TYPE_ENTRY(8567, 8567),
57 CPU_TYPE_ENTRY(8567, 8567_E),
58 CPU_TYPE_ENTRY(8568, 8568),
59 CPU_TYPE_ENTRY(8568, 8568_E),
60 CPU_TYPE_ENTRY(8572, 8572),
61 CPU_TYPE_ENTRY(8572, 8572_E),
Andy Fleming1ced1212008-02-06 01:19:40 -060062};
63
Anatolij Gustschin96026d42008-06-12 12:40:11 +020064struct cpu_type *identify_cpu(u32 ver)
Kumar Gala4dbdb762008-06-10 16:53:46 -050065{
66 int i;
67 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
68 if (cpu_type_list[i].soc_ver == ver)
69 return &cpu_type_list[i];
70
71 return NULL;
72}
73
wdenk42d1f032003-10-15 23:53:47 +000074int checkcpu (void)
75{
wdenk97d80fc2004-06-09 00:34:46 +000076 sys_info_t sysinfo;
77 uint lcrr; /* local bus clock ratio register */
78 uint clkdiv; /* clock divider portion of lcrr */
79 uint pvr, svr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050080 uint fam;
wdenk97d80fc2004-06-09 00:34:46 +000081 uint ver;
82 uint major, minor;
Kumar Gala4dbdb762008-06-10 16:53:46 -050083 struct cpu_type *cpu;
Kumar Galaee1e35b2008-05-29 01:21:24 -050084#ifdef CONFIG_DDR_CLK_FREQ
Kumar Galad4357932007-12-07 04:59:26 -060085 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
Kumar Galaee1e35b2008-05-29 01:21:24 -050086 u32 ddr_ratio = ((gur->porpllsr) & 0x00003e00) >> 9;
87#else
88 u32 ddr_ratio = 0;
89#endif
wdenk42d1f032003-10-15 23:53:47 +000090
wdenk97d80fc2004-06-09 00:34:46 +000091 svr = get_svr();
Andy Fleming1ced1212008-02-06 01:19:40 -060092 ver = SVR_SOC_VER(svr);
wdenk97d80fc2004-06-09 00:34:46 +000093 major = SVR_MAJ(svr);
Kumar Galaef50d6c2008-08-12 11:14:19 -050094#ifdef CONFIG_MPC8536
95 major &= 0x7; /* the msb of this nibble is a mfg code */
96#endif
wdenk97d80fc2004-06-09 00:34:46 +000097 minor = SVR_MIN(svr);
98
wdenk6c9e7892005-03-15 22:56:53 +000099 puts("CPU: ");
Andy Fleming1ced1212008-02-06 01:19:40 -0600100
Kumar Gala4dbdb762008-06-10 16:53:46 -0500101 cpu = identify_cpu(ver);
102 if (cpu) {
103 puts(cpu->name);
Andy Fleming1ced1212008-02-06 01:19:40 -0600104
Kim Phillips06b41862008-06-17 17:45:22 -0500105 if (IS_E_PROCESSOR(svr))
Kumar Gala4dbdb762008-06-10 16:53:46 -0500106 puts("E");
107 } else {
wdenk97d80fc2004-06-09 00:34:46 +0000108 puts("Unknown");
Kumar Gala4dbdb762008-06-10 16:53:46 -0500109 }
Andy Fleming1ced1212008-02-06 01:19:40 -0600110
wdenk97d80fc2004-06-09 00:34:46 +0000111 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +0000112
wdenk6c9e7892005-03-15 22:56:53 +0000113 pvr = get_pvr();
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500114 fam = PVR_FAM(pvr);
wdenk6c9e7892005-03-15 22:56:53 +0000115 ver = PVR_VER(pvr);
116 major = PVR_MAJ(pvr);
117 minor = PVR_MIN(pvr);
118
119 printf("Core: ");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500120 switch (fam) {
121 case PVR_FAM(PVR_85xx):
wdenk6c9e7892005-03-15 22:56:53 +0000122 puts("E500");
123 break;
124 default:
125 puts("Unknown");
126 break;
127 }
128 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
129
wdenk97d80fc2004-06-09 00:34:46 +0000130 get_sys_info(&sysinfo);
131
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500132 puts("Clock Configuration:\n");
Kumar Gala022f1212008-04-21 09:28:36 -0500133 printf(" CPU:%4lu MHz, ", DIV_ROUND_UP(sysinfo.freqProcessor,1000000));
134 printf("CCB:%4lu MHz,\n", DIV_ROUND_UP(sysinfo.freqSystemBus,1000000));
Kumar Galaee1e35b2008-05-29 01:21:24 -0500135
Kumar Galad4357932007-12-07 04:59:26 -0600136 switch (ddr_ratio) {
137 case 0x0:
James Yange9ea6792008-02-08 16:46:27 -0600138 printf(" DDR:%4lu MHz (%lu MT/s data rate), ",
Kumar Gala022f1212008-04-21 09:28:36 -0500139 DIV_ROUND_UP(sysinfo.freqDDRBus,2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600140 break;
141 case 0x7:
James Yange9ea6792008-02-08 16:46:27 -0600142 printf(" DDR:%4lu MHz (%lu MT/s data rate) (Synchronous), ",
Kumar Gala022f1212008-04-21 09:28:36 -0500143 DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus, 1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600144 break;
145 default:
James Yange9ea6792008-02-08 16:46:27 -0600146 printf(" DDR:%4lu MHz (%lu MT/s data rate) (Asynchronous), ",
Kumar Gala022f1212008-04-21 09:28:36 -0500147 DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600148 break;
149 }
wdenk97d80fc2004-06-09 00:34:46 +0000150
151#if defined(CFG_LBC_LCRR)
152 lcrr = CFG_LBC_LCRR;
153#else
154 {
Kumar Gala04db4002007-11-29 02:10:09 -0600155 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
wdenk97d80fc2004-06-09 00:34:46 +0000156
157 lcrr = lbc->lcrr;
158 }
159#endif
160 clkdiv = lcrr & 0x0f;
161 if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
Kumar Galaef50d6c2008-08-12 11:14:19 -0500162#if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544) || \
163 defined(CONFIG_MPC8572) || defined(CONFIG_MPC8536)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500164 /*
165 * Yes, the entire PQ38 family use the same
166 * bit-representation for twice the clock divider values.
167 */
168 clkdiv *= 2;
169#endif
wdenk97d80fc2004-06-09 00:34:46 +0000170 printf("LBC:%4lu MHz\n",
Kumar Gala022f1212008-04-21 09:28:36 -0500171 DIV_ROUND_UP(sysinfo.freqSystemBus, 1000000) / clkdiv);
wdenk97d80fc2004-06-09 00:34:46 +0000172 } else {
wdenk6c9e7892005-03-15 22:56:53 +0000173 printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
wdenk97d80fc2004-06-09 00:34:46 +0000174 }
175
Andy Fleming1ced1212008-02-06 01:19:40 -0600176#ifdef CONFIG_CPM2
Wolfgang Grandegger6beecfb2008-06-05 13:11:59 +0200177 printf("CPM: %lu Mhz\n", sysinfo.freqSystemBus / 1000000);
Andy Fleming1ced1212008-02-06 01:19:40 -0600178#endif
wdenk97d80fc2004-06-09 00:34:46 +0000179
wdenk6c9e7892005-03-15 22:56:53 +0000180 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000181
182 return 0;
183}
184
185
186/* ------------------------------------------------------------------------- */
187
188int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
189{
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800190 uint pvr;
191 uint ver;
Sergei Poselenov793670c2008-05-08 14:17:08 +0200192 unsigned long val, msr;
193
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800194 pvr = get_pvr();
195 ver = PVR_VER(pvr);
Sergei Poselenov793670c2008-05-08 14:17:08 +0200196
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800197 if (ver & 1){
198 /* e500 v2 core has reset control register */
199 volatile unsigned int * rstcr;
200 rstcr = (volatile unsigned int *)(CFG_IMMR + 0xE00B0);
Wolfgang Denk2f152782007-05-05 18:23:11 +0200201 *rstcr = 0x2; /* HRESET_REQ */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200202 udelay(100);
203 }
204
wdenk42d1f032003-10-15 23:53:47 +0000205 /*
Sergei Poselenov793670c2008-05-08 14:17:08 +0200206 * Fallthrough if the code above failed
wdenk42d1f032003-10-15 23:53:47 +0000207 * Initiate hard reset in debug control register DBCR0
208 * Make sure MSR[DE] = 1
209 */
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400210
Sergei Poselenov793670c2008-05-08 14:17:08 +0200211 msr = mfmsr ();
212 msr |= MSR_DE;
213 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400214
Sergei Poselenov793670c2008-05-08 14:17:08 +0200215 val = mfspr(DBCR0);
216 val |= 0x70000000;
217 mtspr(DBCR0,val);
218
wdenk42d1f032003-10-15 23:53:47 +0000219 return 1;
220}
221
222
223/*
224 * Get timebase clock frequency
225 */
226unsigned long get_tbclk (void)
227{
James Yang591933c2008-02-08 16:44:53 -0600228 return (gd->bus_clk + 4UL)/8UL;
wdenk42d1f032003-10-15 23:53:47 +0000229}
230
231
232#if defined(CONFIG_WATCHDOG)
233void
234watchdog_reset(void)
235{
236 int re_enable = disable_interrupts();
237 reset_85xx_watchdog();
238 if (re_enable) enable_interrupts();
239}
240
241void
242reset_85xx_watchdog(void)
243{
244 /*
245 * Clear TSR(WIS) bit by writing 1
246 */
247 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500248 val = mfspr(SPRN_TSR);
249 val |= TSR_WIS;
250 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000251}
252#endif /* CONFIG_WATCHDOG */
253
254#if defined(CONFIG_DDR_ECC)
wdenk42d1f032003-10-15 23:53:47 +0000255void dma_init(void) {
Kumar Gala04db4002007-11-29 02:10:09 -0600256 volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000257
258 dma->satr0 = 0x02c40000;
259 dma->datr0 = 0x02c40000;
Andy Fleming03b81b42007-04-23 01:44:44 -0500260 dma->sr0 = 0xfffffff; /* clear any errors */
wdenk42d1f032003-10-15 23:53:47 +0000261 asm("sync; isync; msync");
262 return;
263}
264
265uint dma_check(void) {
Kumar Gala04db4002007-11-29 02:10:09 -0600266 volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000267 volatile uint status = dma->sr0;
268
269 /* While the channel is busy, spin */
270 while((status & 4) == 4) {
271 status = dma->sr0;
272 }
273
Andy Fleming03b81b42007-04-23 01:44:44 -0500274 /* clear MR0[CS] channel start bit */
275 dma->mr0 &= 0x00000001;
276 asm("sync;isync;msync");
277
wdenk42d1f032003-10-15 23:53:47 +0000278 if (status != 0) {
279 printf ("DMA Error: status = %x\n", status);
280 }
281 return status;
282}
283
284int dma_xfer(void *dest, uint count, void *src) {
Kumar Gala04db4002007-11-29 02:10:09 -0600285 volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000286
287 dma->dar0 = (uint) dest;
288 dma->sar0 = (uint) src;
289 dma->bcr0 = count;
290 dma->mr0 = 0xf000004;
291 asm("sync;isync;msync");
292 dma->mr0 = 0xf000005;
293 asm("sync;isync;msync");
294 return dma_check();
295}
296#endif
Sergei Poselenov740280e2008-06-06 15:42:40 +0200297/*
298 * Configures a UPM. Currently, the loop fields in MxMR (RLF, WLF and TLF)
299 * are hardcoded as "1"."size" is the number or entries, not a sizeof.
300 */
301void upmconfig (uint upm, uint * table, uint size)
302{
303 int i, mdr, mad, old_mad = 0;
304 volatile u32 *mxmr;
305 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
306 int loopval = 0x00004440;
307 volatile u32 *brp,*orp;
308 volatile u8* dummy = NULL;
309 int upmmask;
310
311 switch (upm) {
312 case UPMA:
313 mxmr = &lbc->mamr;
314 upmmask = BR_MS_UPMA;
315 break;
316 case UPMB:
317 mxmr = &lbc->mbmr;
318 upmmask = BR_MS_UPMB;
319 break;
320 case UPMC:
321 mxmr = &lbc->mcmr;
322 upmmask = BR_MS_UPMC;
323 break;
324 default:
325 printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
326 hang();
327 }
328
329 /* Find the address for the dummy write transaction */
330 for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
331 i++, brp += 2, orp += 2) {
Wolfgang Denke093a242008-06-28 23:34:37 +0200332
Sergei Poselenov740280e2008-06-06 15:42:40 +0200333 /* Look for a valid BR with selected UPM */
334 if ((in_be32(brp) & (BR_V | upmmask)) == (BR_V | upmmask)) {
335 dummy = (volatile u8*)(in_be32(brp) >> BR_BA_SHIFT);
336 break;
337 }
338 }
339
340 if (i == 8) {
341 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
342 hang();
343 }
344
345 for (i = 0; i < size; i++) {
346 /* 1 */
347 out_be32(mxmr, loopval | 0x10000000 | i); /* OP_WRITE */
348 /* 2 */
349 out_be32(&lbc->mdr, table[i]);
350 /* 3 */
351 mdr = in_be32(&lbc->mdr);
352 /* 4 */
353 *(volatile u8 *)dummy = 0;
354 /* 5 */
355 do {
356 mad = in_be32(mxmr) & 0x3f;
357 } while (mad <= old_mad && !(!mad && i == (size-1)));
358 old_mad = mad;
359 }
360 out_be32(mxmr, loopval); /* OP_NORMAL */
361}
Ben Warrendd354792008-06-23 22:57:27 -0700362
363#if defined(CONFIG_TSEC_ENET) || defined(CONFIGMPC85XX_FEC)
364/* Default initializations for TSEC controllers. To override,
365 * create a board-specific function called:
366 * int board_eth_init(bd_t *bis)
367 */
368
369extern int tsec_initialize(bd_t * bis, int index, char *devname);
370
371int cpu_eth_init(bd_t *bis)
372{
373#if defined(CONFIG_TSEC1)
374 tsec_initialize(bis, 0, CONFIG_TSEC1_NAME);
375#endif
376#if defined(CONFIG_TSEC2)
377 tsec_initialize(bis, 1, CONFIG_TSEC2_NAME);
378#endif
379#if defined(CONFIG_MPC85XX_FEC)
380 tsec_initialize(bis, 2, CONFIG_MPC85XX_FEC_NAME);
381#else
382#if defined(CONFIG_TSEC3)
383 tsec_initialize(bis, 2, CONFIG_TSEC3_NAME);
384#endif
385#if defined(CONFIG_TSEC4)
386 tsec_initialize(bis, 3, CONFIG_TSEC4_NAME);
387#endif
388#endif
389 return 0;
390}
391#endif