blob: 5f910c2cdd3025086aba99a15e14118134d7de69 [file] [log] [blame]
Roy Zang111fd192012-10-08 07:44:21 +00001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
Andy Flemingb21f87a32014-07-25 17:39:08 -05003 * Andy Fleming <afleming@gmail.com>
Roy Zang111fd192012-10-08 07:44:21 +00004 * Roy Zang <tie-fei.zang@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Roy Zang111fd192012-10-08 07:44:21 +00007 * Some part is taken from tsec.c
8 */
9#include <common.h>
10#include <miiphy.h>
11#include <phy.h>
12#include <asm/io.h>
13#include <asm/fsl_memac.h>
14#include <fm_eth.h>
15
16/*
17 * Write value to the PHY for this device to the register at regnum, waiting
18 * until the write is done before it returns. All PHY configuration has to be
19 * done through the TSEC1 MIIM regs
20 */
21int memac_mdio_write(struct mii_dev *bus, int port_addr, int dev_addr,
22 int regnum, u16 value)
23{
24 u32 mdio_ctl;
25 struct memac_mdio_controller *regs = bus->priv;
26 u32 c45 = 1; /* Default to 10G interface */
27
28 if (dev_addr == MDIO_DEVAD_NONE) {
29 c45 = 0; /* clause 22 */
30 dev_addr = regnum & 0x1f;
31 clrbits_be32(&regs->mdio_stat, MDIO_STAT_ENC);
Shaohui Xie3a7ed5a2014-04-22 18:21:37 +080032 } else
Roy Zang111fd192012-10-08 07:44:21 +000033 setbits_be32(&regs->mdio_stat, MDIO_STAT_ENC);
Roy Zang111fd192012-10-08 07:44:21 +000034
35 /* Wait till the bus is free */
36 while ((in_be32(&regs->mdio_stat)) & MDIO_STAT_BSY)
37 ;
38
39 /* Set the port and dev addr */
40 mdio_ctl = MDIO_CTL_PORT_ADDR(port_addr) | MDIO_CTL_DEV_ADDR(dev_addr);
41 out_be32(&regs->mdio_ctl, mdio_ctl);
42
43 /* Set the register address */
44 if (c45)
45 out_be32(&regs->mdio_addr, regnum & 0xffff);
46
47 /* Wait till the bus is free */
48 while ((in_be32(&regs->mdio_stat)) & MDIO_STAT_BSY)
49 ;
50
51 /* Write the value to the register */
52 out_be32(&regs->mdio_data, MDIO_DATA(value));
53
54 /* Wait till the MDIO write is complete */
55 while ((in_be32(&regs->mdio_data)) & MDIO_DATA_BSY)
56 ;
57
58 return 0;
59}
60
61/*
62 * Reads from register regnum in the PHY for device dev, returning the value.
63 * Clears miimcom first. All PHY configuration has to be done through the
64 * TSEC1 MIIM regs
65 */
66int memac_mdio_read(struct mii_dev *bus, int port_addr, int dev_addr,
67 int regnum)
68{
69 u32 mdio_ctl;
70 struct memac_mdio_controller *regs = bus->priv;
71 u32 c45 = 1;
72
73 if (dev_addr == MDIO_DEVAD_NONE) {
74 c45 = 0; /* clause 22 */
75 dev_addr = regnum & 0x1f;
76 clrbits_be32(&regs->mdio_stat, MDIO_STAT_ENC);
Shaohui Xie3a7ed5a2014-04-22 18:21:37 +080077 } else
Roy Zang111fd192012-10-08 07:44:21 +000078 setbits_be32(&regs->mdio_stat, MDIO_STAT_ENC);
Roy Zang111fd192012-10-08 07:44:21 +000079
80 /* Wait till the bus is free */
81 while ((in_be32(&regs->mdio_stat)) & MDIO_STAT_BSY)
82 ;
83
84 /* Set the Port and Device Addrs */
85 mdio_ctl = MDIO_CTL_PORT_ADDR(port_addr) | MDIO_CTL_DEV_ADDR(dev_addr);
86 out_be32(&regs->mdio_ctl, mdio_ctl);
87
88 /* Set the register address */
89 if (c45)
90 out_be32(&regs->mdio_addr, regnum & 0xffff);
91
92 /* Wait till the bus is free */
93 while ((in_be32(&regs->mdio_stat)) & MDIO_STAT_BSY)
94 ;
95
96 /* Initiate the read */
97 mdio_ctl |= MDIO_CTL_READ;
98 out_be32(&regs->mdio_ctl, mdio_ctl);
99
100 /* Wait till the MDIO write is complete */
101 while ((in_be32(&regs->mdio_data)) & MDIO_DATA_BSY)
102 ;
103
104 /* Return all Fs if nothing was there */
105 if (in_be32(&regs->mdio_stat) & MDIO_STAT_RD_ER)
106 return 0xffff;
107
108 return in_be32(&regs->mdio_data) & 0xffff;
109}
110
111int memac_mdio_reset(struct mii_dev *bus)
112{
113 return 0;
114}
115
116int fm_memac_mdio_init(bd_t *bis, struct memac_mdio_info *info)
117{
118 struct mii_dev *bus = mdio_alloc();
119
120 if (!bus) {
121 printf("Failed to allocate FM TGEC MDIO bus\n");
122 return -1;
123 }
124
125 bus->read = memac_mdio_read;
126 bus->write = memac_mdio_write;
127 bus->reset = memac_mdio_reset;
128 sprintf(bus->name, info->name);
129
130 bus->priv = info->regs;
131
Priyanka Jain2ee6c522014-04-08 10:55:49 +0530132 /*
133 * On some platforms like B4860, default value of MDIO_CLK_DIV bits
134 * in mdio_stat(mdio_cfg) register generates MDIO clock too high
135 * (much higher than 2.5MHz), violating the IEEE specs.
136 * On other platforms like T1040, default value of MDIO_CLK_DIV bits
137 * is zero, so MDIO clock is disabled.
138 * So, for proper functioning of MDIO, MDIO_CLK_DIV bits needs to
139 * be properly initialized.
140 */
141 setbits_be32(&((struct memac_mdio_controller *)info->regs)->mdio_stat,
142 MDIO_STAT_CLKDIV(258));
143
Roy Zang111fd192012-10-08 07:44:21 +0000144 return mdio_register(bus);
145}