blob: ab9daa4074ac12a9c8815b55a3156ba9d5e692a2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocher9acb6262006-04-20 08:42:42 +02002/*
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00003 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocher9acb6262006-04-20 08:42:42 +02004 *
Jens Scharsig35cf3b52009-07-24 10:31:48 +02005 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocher9acb6262006-04-20 08:42:42 +02006 */
7
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00008#ifndef _CONFIG_EB_CPU5282_H_
9#define _CONFIG_EB_CPU5282_H_
Heiko Schocher9acb6262006-04-20 08:42:42 +020010
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020011#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkb1d71352006-06-10 22:00:40 +020012
Jens Scharsig35cf3b52009-07-24 10:31:48 +020013/*----------------------------------------------------------------------*
14 * High Level Configuration Options (easy to change) *
15 *----------------------------------------------------------------------*/
Heiko Schocher9acb6262006-04-20 08:42:42 +020016
TsiChungLiew870470d2007-08-15 19:55:10 -050017#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020018#define CONFIG_SYS_UART_PORT (0)
Heiko Schocher9acb6262006-04-20 08:42:42 +020019
Jens Scharsig35cf3b52009-07-24 10:31:48 +020020#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocher9acb6262006-04-20 08:42:42 +020021
22#define CONFIG_BOOTCOMMAND "printenv"
23
Jens Scharsig35cf3b52009-07-24 10:31:48 +020024/*----------------------------------------------------------------------*
25 * Options *
26 *----------------------------------------------------------------------*/
27
28#define CONFIG_BOOT_RETRY_TIME -1
29#define CONFIG_RESET_TO_RETRY
Jens Scharsig35cf3b52009-07-24 10:31:48 +020030
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000031#define CONFIG_HW_WATCHDOG
32
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000033#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000034
Jens Scharsig35cf3b52009-07-24 10:31:48 +020035/*----------------------------------------------------------------------*
36 * Configuration for environment *
37 * Environment is in the second sector of the first 256k of flash *
38 *----------------------------------------------------------------------*/
39
Jon Loeligerdcaa7152007-07-07 20:56:05 -050040/*
Jon Loeliger11799432007-07-10 09:02:57 -050041 * BOOTP options
42 */
43#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger11799432007-07-10 09:02:57 -050044
TsiChung Liew0e0c4352008-07-09 15:21:44 -050045#define CONFIG_MCFTMR
46
Jens Scharsig35cf3b52009-07-24 10:31:48 +020047#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig35cf3b52009-07-24 10:31:48 +020048#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocher9acb6262006-04-20 08:42:42 +020049
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocher9acb6262006-04-20 08:42:42 +020051
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052/*#define CONFIG_SYS_DRAM_TEST 1 */
53#undef CONFIG_SYS_DRAM_TEST
Heiko Schocher9acb6262006-04-20 08:42:42 +020054
Jens Scharsig35cf3b52009-07-24 10:31:48 +020055/*----------------------------------------------------------------------*
56 * Clock and PLL Configuration *
57 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000058#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocher9acb6262006-04-20 08:42:42 +020059
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000060/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocher9acb6262006-04-20 08:42:42 +020061
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000062#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig35cf3b52009-07-24 10:31:48 +020063#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocher9acb6262006-04-20 08:42:42 +020064
Jens Scharsig35cf3b52009-07-24 10:31:48 +020065/*----------------------------------------------------------------------*
66 * Network *
67 *----------------------------------------------------------------------*/
68
Angelo Durgehelloff56f2b2019-11-15 23:54:15 +010069#ifdef CONFIG_MCFFEC
Jens Scharsig35cf3b52009-07-24 10:31:48 +020070#define CONFIG_MII_INIT 1
71#define CONFIG_SYS_DISCOVER_PHY
72#define CONFIG_SYS_RX_ETH_BUFFER 8
73#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jens Scharsig35cf3b52009-07-24 10:31:48 +020074#define CONFIG_OVERWRITE_ETHADDR_ONCE
Angelo Durgehelloff56f2b2019-11-15 23:54:15 +010075#endif
Jens Scharsig35cf3b52009-07-24 10:31:48 +020076
77/*-------------------------------------------------------------------------
Heiko Schocher9acb6262006-04-20 08:42:42 +020078 * Low Level Configuration Settings
79 * (address mappings, register initial values, etc.)
80 * You should know what you are doing if you make changes here.
Jens Scharsig35cf3b52009-07-24 10:31:48 +020081 *-----------------------------------------------------------------------*/
82
83#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocher9acb6262006-04-20 08:42:42 +020084
Heiko Schocher9acb6262006-04-20 08:42:42 +020085/*-----------------------------------------------------------------------
86 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig35cf3b52009-07-24 10:31:48 +020087 *-----------------------------------------------------------------------*/
88
89#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000090#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig35cf3b52009-07-24 10:31:48 +020091#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020092 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher9acb6262006-04-20 08:42:42 +020094
95/*-----------------------------------------------------------------------
96 * Start addresses for the final memory configuration
97 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocher9acb6262006-04-20 08:42:42 +020099 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000100#define CONFIG_SYS_SDRAM_BASE0 0x00000000
101#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200102
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
104#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_MONITOR_LEN 0x20000
Jens Scharsig (BuS Elektronik)8c894432013-09-23 08:26:41 +0200107#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocher9acb6262006-04-20 08:42:42 +0200109
110/*
111 * For booting Linux, the board info and command line data
112 * have to be in the first 8 MB of memory, since this is
113 * the maximum mapped by the Linux kernel during initialization ??
114 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200115#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200116
117/*-----------------------------------------------------------------------
118 * FLASH organization
119 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000120#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200121
122#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
123#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
124#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
125
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000126#define CONFIG_SYS_MAX_FLASH_SECT 128
127#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200129
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000130#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
131#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
132
133#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
134
Heiko Schocher9acb6262006-04-20 08:42:42 +0200135/*-----------------------------------------------------------------------
136 * Cache Configuration
137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocher9acb6262006-04-20 08:42:42 +0200139
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600140#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200141 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600142#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200143 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600144#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
145#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
146 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
147 CF_ACR_EN | CF_ACR_SM_ALL)
148#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
149 CF_CACR_CEIB | CF_CACR_DBWE | \
150 CF_CACR_EUSP)
151
Heiko Schocher9acb6262006-04-20 08:42:42 +0200152/*-----------------------------------------------------------------------
153 * Memory bank definitions
154 */
155
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000156#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew012522f2008-10-21 10:03:07 +0000157#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000158#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200159
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000160#define CONFIG_SYS_CS2_BASE 0xE0000000
161#define CONFIG_SYS_CS2_CTRL 0x00001980
162#define CONFIG_SYS_CS2_MASK 0x000F0001
163
164#define CONFIG_SYS_CS3_BASE 0xE0100000
165#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew012522f2008-10-21 10:03:07 +0000166#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200167
168/*-----------------------------------------------------------------------
169 * Port configuration
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
172#define CONFIG_SYS_PADDR 0x0000000
173#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
176#define CONFIG_SYS_PBDDR 0x0000000
177#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
180#define CONFIG_SYS_PCDDR 0x0000000
181#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
184#define CONFIG_SYS_PCDDR 0x0000000
185#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200186
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000187#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200189#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_DDRUA 0x05
191#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocher9acb6262006-04-20 08:42:42 +0200192
193/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000194 * I2C
195 */
196
Heiko Schocher00f792e2012-10-24 13:48:22 +0200197#define CONFIG_SYS_I2C
198#define CONFIG_SYS_I2C_FSL
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000199
Heiko Schocher00f792e2012-10-24 13:48:22 +0200200#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000201#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
202
Heiko Schocher00f792e2012-10-24 13:48:22 +0200203#define CONFIG_SYS_FSL_I2C_SPEED 100000
204#define CONFIG_SYS_FSL_I2C_SLAVE 0
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000205
206#ifdef CONFIG_CMD_DATE
207#define CONFIG_RTC_DS1338
208#define CONFIG_I2C_RTC_ADDR 0x68
209#endif
210
211/*-----------------------------------------------------------------------
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200212 * VIDEO configuration
Heiko Schocher9acb6262006-04-20 08:42:42 +0200213 */
214
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200215#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
216#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000217#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200218
219#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
220#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
221#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
222
223#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
224#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
225#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
226
227#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
228#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
229#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
230
231#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
232#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
233#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
234
Heiko Schocher9acb6262006-04-20 08:42:42 +0200235#endif /* _CONFIG_M5282EVB_H */
236/*---------------------------------------------------------------------*/