blob: e700436c5343f54b91c9da9a207b13560d570dec [file] [log] [blame]
Joe Hamman9e3ed392007-12-13 06:45:14 -06001/*
Paul Gortmaker2738bc82009-09-20 20:36:06 -04002 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hamman9e3ed392007-12-13 06:45:14 -06003 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * sbc8548 board configuration file
Paul Gortmaker2738bc82009-09-20 20:36:06 -040027 * Please refer to doc/README.sbc8548 for more info.
Joe Hamman9e3ed392007-12-13 06:45:14 -060028 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
Paul Gortmaker2738bc82009-09-20 20:36:06 -040032/*
33 * Top level Makefile configuration choices
34 */
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020035#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000036#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmaker2738bc82009-09-20 20:36:06 -040037#define CONFIG_PCI1
38#endif
39
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020040#ifdef CONFIG_66
Paul Gortmaker2738bc82009-09-20 20:36:06 -040041#define CONFIG_SYS_CLK_DIV 1
42#endif
43
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020044#ifdef CONFIG_33
Paul Gortmaker2738bc82009-09-20 20:36:06 -040045#define CONFIG_SYS_CLK_DIV 2
46#endif
47
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020048#ifdef CONFIG_PCIE
Paul Gortmaker2738bc82009-09-20 20:36:06 -040049#define CONFIG_PCIE1
50#endif
51
52/*
53 * High Level Configuration Options
54 */
Joe Hamman9e3ed392007-12-13 06:45:14 -060055#define CONFIG_BOOKE 1 /* BOOKE */
56#define CONFIG_E500 1 /* BOOKE e500 family */
57#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
58#define CONFIG_MPC8548 1 /* MPC8548 specific */
59#define CONFIG_SBC8548 1 /* SBC8548 board specific */
60
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050061/*
62 * If you want to boot from the SODIMM flash, instead of the soldered
63 * on flash, set this, and change JP12, SW2:8 accordingly.
64 */
65#undef CONFIG_SYS_ALT_BOOT
66
Wolfgang Denk2ae18242010-10-06 09:05:45 +020067#ifndef CONFIG_SYS_TEXT_BASE
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050068#ifdef CONFIG_SYS_ALT_BOOT
69#define CONFIG_SYS_TEXT_BASE 0xfff00000
70#else
Wolfgang Denk2ae18242010-10-06 09:05:45 +020071#define CONFIG_SYS_TEXT_BASE 0xfffa0000
72#endif
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050073#endif
Wolfgang Denk2ae18242010-10-06 09:05:45 +020074
Joe Hamman9e3ed392007-12-13 06:45:14 -060075#undef CONFIG_RIO
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040076
77#ifdef CONFIG_PCI
78#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
79#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
80#endif
81#ifdef CONFIG_PCIE1
82#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
83#endif
Joe Hamman9e3ed392007-12-13 06:45:14 -060084
85#define CONFIG_TSEC_ENET /* tsec ethernet support */
86#define CONFIG_ENV_OVERWRITE
Joe Hamman9e3ed392007-12-13 06:45:14 -060087
Joe Hamman9e3ed392007-12-13 06:45:14 -060088#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
89
Kumar Galae2b159d2008-01-16 09:05:27 -060090#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Joe Hamman9e3ed392007-12-13 06:45:14 -060091
Paul Gortmaker2738bc82009-09-20 20:36:06 -040092/*
93 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
94 */
95#ifndef CONFIG_SYS_CLK_DIV
96#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
97#endif
98#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hamman9e3ed392007-12-13 06:45:14 -060099
100/*
101 * These can be toggled for performance analysis, otherwise use default.
102 */
103#define CONFIG_L2_CACHE /* toggle L2 cache */
104#define CONFIG_BTB /* toggle branch predition */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600105
106/*
107 * Only possible on E500 Version 2 or newer cores.
108 */
109#define CONFIG_ENABLE_36BIT_PHYS 1
110
111#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
114#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
115#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600116
Timur Tabie46fedf2011-08-04 18:03:41 -0500117#define CONFIG_SYS_CCSRBAR 0xe0000000
118#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hamman9e3ed392007-12-13 06:45:14 -0600119
Kumar Gala33b90792008-08-26 23:15:28 -0500120/* DDR Setup */
121#define CONFIG_FSL_DDR2
122#undef CONFIG_FSL_DDR_INTERACTIVE
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -0500123#undef CONFIG_DDR_ECC /* only for ECC DDR module */
124/*
125 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
126 * to collide, meaning you couldn't reliably read either. So
127 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500128 * before enabling the two SPD options below, or check that you
129 * have the hardware fix on your board via "i2c probe" and looking
130 * for a device at 0x53.
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -0500131 */
Kumar Gala33b90792008-08-26 23:15:28 -0500132#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
133#undef CONFIG_DDR_SPD
Joe Hamman9e3ed392007-12-13 06:45:14 -0600134
Kumar Gala33b90792008-08-26 23:15:28 -0500135#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
136#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
139#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala33b90792008-08-26 23:15:28 -0500140#define CONFIG_VERY_BIG_RAM
141
142#define CONFIG_NUM_DDR_CONTROLLERS 1
143#define CONFIG_DIMM_SLOTS_PER_CTLR 1
144#define CONFIG_CHIP_SELECTS_PER_CTRL 2
145
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500146/*
147 * The hardware fix for the I2C address collision puts the DDR
148 * SPD at 0x53, but if we are running on an older board w/o the
149 * fix, it will still be at 0x51. We check 0x53 1st.
150 */
Kumar Gala33b90792008-08-26 23:15:28 -0500151#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500152#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600153
154/*
155 * Make sure required options are set
156 */
157#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker2a6b3b72011-12-30 23:53:11 -0500159 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600160#endif
161
162#undef CONFIG_CLOCKS_IN_MHZ
163
164/*
165 * FLASH on the Local Bus
166 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500167 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
168 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600169 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500170 * Default:
171 * ec00_0000 efff_ffff 64MB SODIMM
172 * ff80_0000 ffff_ffff 8MB soldered flash
173 *
174 * Alternate:
175 * ef80_0000 efff_ffff 8MB soldered flash
176 * fc00_0000 ffff_ffff 64MB SODIMM
177 *
178 * BR0_8M:
Joe Hamman9e3ed392007-12-13 06:45:14 -0600179 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
180 * Port Size = 8 bits = BRx[19:20] = 01
181 * Use GPCM = BRx[24:26] = 000
182 * Valid = BRx[31] = 1
183 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500184 * BR0_64M:
185 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600186 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500187 *
188 * 0 4 8 12 16 20 24 28
189 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
190 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
191 */
192#define CONFIG_SYS_BR0_8M 0xff800801
193#define CONFIG_SYS_BR0_64M 0xfc001801
194
195/*
196 * BR6_8M:
197 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
198 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hamman9e3ed392007-12-13 06:45:14 -0600199 * Use GPCM = BRx[24:26] = 000
200 * Valid = BRx[31] = 1
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500201
202 * BR6_64M:
203 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
204 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hamman9e3ed392007-12-13 06:45:14 -0600205 *
206 * 0 4 8 12 16 20 24 28
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500207 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
208 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
209 */
210#define CONFIG_SYS_BR6_8M 0xef800801
211#define CONFIG_SYS_BR6_64M 0xec001801
212
213/*
214 * OR0_8M:
Joe Hamman9e3ed392007-12-13 06:45:14 -0600215 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
216 * XAM = OR0[17:18] = 11
217 * CSNT = OR0[20] = 1
218 * ACS = half cycle delay = OR0[21:22] = 11
219 * SCY = 6 = OR0[24:27] = 0110
220 * TRLX = use relaxed timing = OR0[29] = 1
221 * EAD = use external address latch delay = OR0[31] = 1
222 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500223 * OR0_64M:
224 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600225 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500226 *
227 * 0 4 8 12 16 20 24 28
228 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
229 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
230 */
231#define CONFIG_SYS_OR0_8M 0xff806e65
232#define CONFIG_SYS_OR0_64M 0xfc006e65
233
234/*
235 * OR6_8M:
236 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600237 * XAM = OR6[17:18] = 11
238 * CSNT = OR6[20] = 1
239 * ACS = half cycle delay = OR6[21:22] = 11
240 * SCY = 6 = OR6[24:27] = 0110
241 * TRLX = use relaxed timing = OR6[29] = 1
242 * EAD = use external address latch delay = OR6[31] = 1
243 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500244 * OR6_64M:
245 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
246 *
Joe Hamman9e3ed392007-12-13 06:45:14 -0600247 * 0 4 8 12 16 20 24 28
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500248 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
249 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hamman9e3ed392007-12-13 06:45:14 -0600250 */
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500251#define CONFIG_SYS_OR6_8M 0xff806e65
252#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hamman9e3ed392007-12-13 06:45:14 -0600253
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500254#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmaker3fd673c2011-12-30 23:53:07 -0500256#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600257
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500258#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
259#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hamman9e3ed392007-12-13 06:45:14 -0600260
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500261#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
262#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
263#else /* JP12 in alternate position */
264#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
265#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600266
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500267#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
268#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
269
270#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
271#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
272#endif
273
274#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400275#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
276 CONFIG_SYS_ALT_FLASH}
277#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
278#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#undef CONFIG_SYS_FLASH_CHECKSUM
280#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
281#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600282
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200283#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600284
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200285#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_FLASH_CFI
287#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hamman9e3ed392007-12-13 06:45:14 -0600288
289/* CS5 = Local bus peripherals controlled by the EPLD */
290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_BR5_PRELIM 0xf8000801
292#define CONFIG_SYS_OR5_PRELIM 0xff006e65
293#define CONFIG_SYS_EPLD_BASE 0xf8000000
294#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
295#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
296#define CONFIG_SYS_BD_REV 0xf8300000
297#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600298
299/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400300 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -0500301 * Note that most boards have a hardware errata where both the
302 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
303 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500304 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400307#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600308
309/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400310 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600312 *
313 * For BR3, need:
314 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
315 * port-size = 32-bits = BR2[19:20] = 11
316 * no parity checking = BR2[21:22] = 00
317 * SDRAM for MSEL = BR2[24:26] = 011
318 * Valid = BR[31] = 1
319 *
320 * 0 4 8 12 16 20 24 28
321 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
322 *
323 */
324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hamman9e3ed392007-12-13 06:45:14 -0600326
327/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400328 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600329 *
330 * For OR3, need:
331 * 64MB mask for AM, OR3[0:7] = 1111 1100
332 * XAM, OR3[17:18] = 11
333 * 10 columns OR3[19-21] = 011
334 * 12 rows OR3[23-25] = 011
335 * EAD set for extra time OR[31] = 0
336 *
337 * 0 4 8 12 16 20 24 28
338 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
339 */
340
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600342
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400343/*
344 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
345 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
346 *
347 * For BR4, need:
348 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
349 * port-size = 32-bits = BR2[19:20] = 11
350 * no parity checking = BR2[21:22] = 00
351 * SDRAM for MSEL = BR2[24:26] = 011
352 * Valid = BR[31] = 1
353 *
354 * 0 4 8 12 16 20 24 28
355 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
356 *
357 */
358
359#define CONFIG_SYS_BR4_PRELIM 0xf4001861
360
361/*
362 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
363 *
364 * For OR4, need:
365 * 64MB mask for AM, OR3[0:7] = 1111 1100
366 * XAM, OR3[17:18] = 11
367 * 10 columns OR3[19-21] = 011
368 * 12 rows OR3[23-25] = 011
369 * EAD set for extra time OR[31] = 0
370 *
371 * 0 4 8 12 16 20 24 28
372 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
373 */
374
375#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
376
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
378#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
379#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
380#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hamman9e3ed392007-12-13 06:45:14 -0600381
382/*
Joe Hamman9e3ed392007-12-13 06:45:14 -0600383 * Common settings for all Local Bus SDRAM commands.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600384 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500385#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500386 | LSDMR_BSMA1516 \
387 | LSDMR_PRETOACT3 \
388 | LSDMR_ACTTORW3 \
389 | LSDMR_BUFCMD \
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500390 | LSDMR_BL8 \
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500391 | LSDMR_WRC2 \
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500392 | LSDMR_CL3 \
Joe Hamman9e3ed392007-12-13 06:45:14 -0600393 )
394
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500395#define CONFIG_SYS_LBC_LSDMR_PCHALL \
396 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
397#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
398 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
399#define CONFIG_SYS_LBC_LSDMR_MRW \
400 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
401#define CONFIG_SYS_LBC_LSDMR_RFEN \
402 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
403
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_INIT_RAM_LOCK 1
405#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200406#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600409
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200410#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman9e3ed392007-12-13 06:45:14 -0600412
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400413/*
414 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200415 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400416 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200417 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400418 * thing for MONITOR_LEN in both cases.
419 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200420#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500421#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600422
423/* Serial Port */
424#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_NS16550
426#define CONFIG_SYS_NS16550_SERIAL
427#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmaker2738bc82009-09-20 20:36:06 -0400428#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600429
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman9e3ed392007-12-13 06:45:14 -0600431 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
432
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
434#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600435
436/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_HUSH_PARSER
Joe Hamman9e3ed392007-12-13 06:45:14 -0600438
439/* pass open firmware flat tree */
440#define CONFIG_OF_LIBFDT 1
441#define CONFIG_OF_BOARD_SETUP 1
442#define CONFIG_OF_STDOUT_VIA_ALIAS 1
443
444/*
445 * I2C
446 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200447#define CONFIG_SYS_I2C
448#define CONFIG_SYS_I2C_FSL
449#define CONFIG_SYS_FSL_I2C_SPEED 400000
450#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
451#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hamman9e3ed392007-12-13 06:45:14 -0600453
454/*
455 * General PCI
456 * Memory space is mapped 1-1, but I/O space must start from 0.
457 */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400458#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600460
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400461#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
462#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
463#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400465#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
466#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
467#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
468#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600469
470#ifdef CONFIG_PCIE1
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400471#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
472#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
473#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400475#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
476#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
477#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
478#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600479#endif
480
481#ifdef CONFIG_RIO
482/*
483 * RapidIO MMU
484 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
486#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600487#endif
488
Joe Hamman9e3ed392007-12-13 06:45:14 -0600489#if defined(CONFIG_PCI)
490
Joe Hamman9e3ed392007-12-13 06:45:14 -0600491#define CONFIG_PCI_PNP /* do pci plug-and-play */
492
493#undef CONFIG_EEPRO100
494#undef CONFIG_TULIP
495
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400496#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600497
Joe Hamman9e3ed392007-12-13 06:45:14 -0600498#endif /* CONFIG_PCI */
499
500
501#if defined(CONFIG_TSEC_ENET)
502
Joe Hamman9e3ed392007-12-13 06:45:14 -0600503#define CONFIG_MII 1 /* MII PHY management */
504#define CONFIG_TSEC1 1
505#define CONFIG_TSEC1_NAME "eTSEC0"
506#define CONFIG_TSEC2 1
507#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600508#undef CONFIG_MPC85XX_FEC
509
Paul Gortmaker58da8892008-12-11 15:47:50 -0500510#define TSEC1_PHY_ADDR 0x19
511#define TSEC2_PHY_ADDR 0x1a
Joe Hamman9e3ed392007-12-13 06:45:14 -0600512
513#define TSEC1_PHYIDX 0
514#define TSEC2_PHYIDX 0
Paul Gortmakerbd931052008-12-11 15:47:49 -0500515
Joe Hamman9e3ed392007-12-13 06:45:14 -0600516#define TSEC1_FLAGS TSEC_GIGABIT
517#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hamman9e3ed392007-12-13 06:45:14 -0600518
519/* Options are: eTSEC[0-3] */
520#define CONFIG_ETHPRIME "eTSEC0"
521#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
522#endif /* CONFIG_TSEC_ENET */
523
524/*
525 * Environment
526 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200527#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200528#define CONFIG_ENV_SIZE 0x2000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200529#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400530#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
531#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200532#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400533#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
534#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
535#else
536#warning undefined environment size/location.
537#endif
Joe Hamman9e3ed392007-12-13 06:45:14 -0600538
539#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600541
542/*
543 * BOOTP options
544 */
545#define CONFIG_BOOTP_BOOTFILESIZE
546#define CONFIG_BOOTP_BOOTPATH
547#define CONFIG_BOOTP_GATEWAY
548#define CONFIG_BOOTP_HOSTNAME
549
550
551/*
552 * Command line configuration.
553 */
554#include <config_cmd_default.h>
555
556#define CONFIG_CMD_PING
557#define CONFIG_CMD_I2C
558#define CONFIG_CMD_MII
559#define CONFIG_CMD_ELF
Becky Bruce199e2622010-06-17 11:37:25 -0500560#define CONFIG_CMD_REGINFO
Joe Hamman9e3ed392007-12-13 06:45:14 -0600561
562#if defined(CONFIG_PCI)
563 #define CONFIG_CMD_PCI
564#endif
565
566
567#undef CONFIG_WATCHDOG /* watchdog disabled */
568
569/*
570 * Miscellaneous configurable options
571 */
Paul Gortmakerad22f922008-12-11 15:47:51 -0500572#define CONFIG_CMDLINE_EDITING /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500573#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200574#define CONFIG_SYS_LONGHELP /* undef to save memory */
575#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
576#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600577#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200578#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600579#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200580#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600581#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200582#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
583#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
584#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
585#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600586
587/*
588 * For booting Linux, the board info and command line data
589 * have to be in the first 8 MB of memory, since this is
590 * the maximum mapped by the Linux kernel during initialization.
591 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200592#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman9e3ed392007-12-13 06:45:14 -0600593
Joe Hamman9e3ed392007-12-13 06:45:14 -0600594#if defined(CONFIG_CMD_KGDB)
595#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
596#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
597#endif
598
599/*
600 * Environment Configuration
601 */
602
603/* The mac addresses for all ethernet interface */
604#if defined(CONFIG_TSEC_ENET)
605#define CONFIG_HAS_ETH0
606#define CONFIG_ETHADDR 02:E0:0C:00:00:FD
607#define CONFIG_HAS_ETH1
608#define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
Joe Hamman9e3ed392007-12-13 06:45:14 -0600609#endif
610
611#define CONFIG_IPADDR 192.168.0.55
612
613#define CONFIG_HOSTNAME sbc8548
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000614#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000615#define CONFIG_BOOTFILE "/uImage"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600616#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
617
618#define CONFIG_SERVERIP 192.168.0.2
619#define CONFIG_GATEWAYIP 192.168.0.1
620#define CONFIG_NETMASK 255.255.255.0
621
622#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
623
624#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
625#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
626
627#define CONFIG_BAUDRATE 115200
628
629#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200630"netdev=eth0\0" \
631"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
632"tftpflash=tftpboot $loadaddr $uboot; " \
633 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
634 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
635 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
636 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
637 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
638"consoledev=ttyS0\0" \
639"ramdiskaddr=2000000\0" \
640"ramdiskfile=uRamdisk\0" \
641"fdtaddr=c00000\0" \
642"fdtfile=sbc8548.dtb\0"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600643
644#define CONFIG_NFSBOOTCOMMAND \
645 "setenv bootargs root=/dev/nfs rw " \
646 "nfsroot=$serverip:$rootpath " \
647 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
648 "console=$consoledev,$baudrate $othbootargs;" \
649 "tftp $loadaddr $bootfile;" \
650 "tftp $fdtaddr $fdtfile;" \
651 "bootm $loadaddr - $fdtaddr"
652
653
654#define CONFIG_RAMBOOTCOMMAND \
655 "setenv bootargs root=/dev/ram rw " \
656 "console=$consoledev,$baudrate $othbootargs;" \
657 "tftp $ramdiskaddr $ramdiskfile;" \
658 "tftp $loadaddr $bootfile;" \
659 "tftp $fdtaddr $fdtfile;" \
660 "bootm $loadaddr $ramdiskaddr $fdtaddr"
661
662#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
663
664#endif /* __CONFIG_H */