blob: fe781dcc923d34747124d556c27cbcb4fc128066 [file] [log] [blame]
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +01006 * (C) Copyright 2009-2015
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +02007 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8 * esd electronic system design gmbh <www.esd.eu>
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020011 */
12
13#include <common.h>
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +000014#include <asm/io.h>
Andreas Bießmannac45bb12013-11-29 12:13:45 +010015#include <asm/gpio.h>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020016#include <asm/arch/at91sam9_smc.h>
17#include <asm/arch/at91_common.h>
18#include <asm/arch/at91_pmc.h>
19#include <asm/arch/at91_rstc.h>
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020020#include <asm/arch/at91_matrix.h>
21#include <asm/arch/at91_pio.h>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020022#include <asm/arch/clk.h>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020023#include <netdev.h>
24
25DECLARE_GLOBAL_DATA_PTR;
26
27/*
28 * Miscelaneous platform dependent initialisations
29 */
30
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +010031#ifdef CONFIG_REVISION_TAG
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020032static int hw_rev = -1; /* hardware revision */
33
34int get_hw_rev(void)
35{
36 if (hw_rev >= 0)
37 return hw_rev;
38
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020039 hw_rev = at91_get_pio_value(AT91_PIO_PORTB, 19);
40 hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 20) << 1;
41 hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 21) << 2;
42 hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 22) << 3;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020043
44 if (hw_rev == 15)
45 hw_rev = 0;
46
47 return hw_rev;
48}
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +010049#endif /* CONFIG_REVISION_TAG */
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020050
51#ifdef CONFIG_CMD_NAND
52static void meesc_nand_hw_init(void)
53{
54 unsigned long csa;
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +000055 at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
56 at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020057
58 /* Enable CS3 */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020059 csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
60 writel(csa, &matrix->csa[0]);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020061
62 /* Configure SMC CS3 for NAND/SmartMedia */
Daniel Gorsulowskidd802642012-01-25 03:19:49 +000063 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
64 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(2),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020065 &smc->cs[3].setup);
66
67 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
68 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
69 &smc->cs[3].pulse);
70
Daniel Gorsulowskidd802642012-01-25 03:19:49 +000071 writel(AT91_SMC_CYCLE_NWE(6) | AT91_SMC_CYCLE_NRD(6),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020072 &smc->cs[3].cycle);
73 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
74 AT91_SMC_MODE_EXNW_DISABLE |
75 AT91_SMC_MODE_DBW_8 |
Daniel Gorsulowskidd802642012-01-25 03:19:49 +000076 AT91_SMC_MODE_TDF_CYCLE(12),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020077 &smc->cs[3].mode);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020078
79 /* Configure RDY/BSY */
Andreas Bießmannac45bb12013-11-29 12:13:45 +010080 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020081
82 /* Enable NandFlash */
Andreas Bießmannac45bb12013-11-29 12:13:45 +010083 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020084}
85#endif /* CONFIG_CMD_NAND */
86
87#ifdef CONFIG_MACB
88static void meesc_macb_hw_init(void)
89{
Wenyou Yang70341e22016-02-03 10:16:50 +080090 at91_periph_clk_enable(ATMEL_ID_EMAC);
91
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020092 at91_macb_hw_init();
93}
94#endif
95
96/*
97 * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
98 * controller debugging
99 * The ET1100 is located at physical address 0x70000000
100 * Its process memory is located at physical address 0x70001000
101 */
102static void meesc_ethercat_hw_init(void)
103{
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000104 at91_smc_t *smc1 = (at91_smc_t *) ATMEL_BASE_SMC1;
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200105
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200106 /* Configure SMC EBI1_CS0 for EtherCAT */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200107 writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
108 AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
109 &smc1->cs[0].setup);
110 writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(9) |
111 AT91_SMC_PULSE_NRD(5) | AT91_SMC_PULSE_NCS_RD(9),
112 &smc1->cs[0].pulse);
113 writel(AT91_SMC_CYCLE_NWE(10) | AT91_SMC_CYCLE_NRD(6),
114 &smc1->cs[0].cycle);
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200115 /*
116 * Configure behavior at external wait signal, byte-select mode, 16 bit
117 * data bus width, none data float wait states and TDF optimization
118 */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200119 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_EXNW_READY |
120 AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_TDF_CYCLE(0) |
121 AT91_SMC_MODE_TDF, &smc1->cs[0].mode);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200122
123 /* Configure RDY/BSY */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200124 at91_set_b_periph(AT91_PIO_PORTE, 20, 0); /* EBI1_NWAIT */
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200125}
126
127int dram_init(void)
128{
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +0100129 /* dram_init must store complete ramsize in gd->ram_size */
130 gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
131 PHYS_SDRAM_SIZE);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200132 return 0;
133}
134
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +0100135void dram_init_banksize(void)
136{
137 gd->bd->bi_dram[0].start = PHYS_SDRAM;
138 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
139}
140
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200141int board_eth_init(bd_t *bis)
142{
143 int rc = 0;
144#ifdef CONFIG_MACB
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000145 rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200146#endif
147 return rc;
148}
149
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +0100150#ifdef CONFIG_DISPLAY_BOARDINFO
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200151int checkboard(void)
152{
153 char str[32];
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200154 u_char hw_type; /* hardware type */
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200155
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200156 /* read the "Type" register of the ET1100 controller */
157 hw_type = readb(CONFIG_ET1100_BASE);
158
159 switch (hw_type) {
160 case 0x11:
161 case 0x3F:
162 /* ET1100 present, arch number of MEESC-Board */
163 gd->bd->bi_arch_number = MACH_TYPE_MEESC;
164 puts("Board: CAN-EtherCAT Gateway");
165 break;
166 case 0xFF:
167 /* no ET1100 present, arch number of EtherCAN/2-Board */
168 gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
169 puts("Board: EtherCAN/2 Gateway");
170 /* switch on LED1D */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200171 at91_set_pio_output(AT91_PIO_PORTB, 12, 1);
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200172 break;
173 default:
174 /* assume, no ET1100 present, arch number of EtherCAN/2-Board */
175 gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
176 printf("ERROR! Read invalid hw_type: %02X\n", hw_type);
177 puts("Board: EtherCAN/2 Gateway");
178 break;
179 }
Wolfgang Denkcdb74972010-07-24 21:55:43 +0200180 if (getenv_f("serial#", str, sizeof(str)) > 0) {
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200181 puts(", serial# ");
182 puts(str);
183 }
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +0100184#ifdef CONFIG_REVISION_TAG
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200185 printf("\nHardware-revision: 1.%d\n", get_hw_rev());
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +0100186#endif
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200187 printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
188 return 0;
189}
Daniel Gorsulowski83bf0052015-11-02 07:59:49 +0100190#endif /* CONFIG_DISPLAY_BOARDINFO */
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200191
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200192#ifdef CONFIG_SERIAL_TAG
193void get_board_serial(struct tag_serialnr *serialnr)
194{
195 char *str;
196
197 char *serial = getenv("serial#");
198 if (serial) {
199 str = strchr(serial, '_');
200 if (str && (strlen(str) >= 4)) {
201 serialnr->high = (*(str + 1) << 8) | *(str + 2);
202 serialnr->low = simple_strtoul(str + 3, NULL, 16);
203 }
204 } else {
205 serialnr->high = 0;
206 serialnr->low = 0;
207 }
208}
209#endif
210
211#ifdef CONFIG_REVISION_TAG
212u32 get_board_rev(void)
213{
214 return hw_rev | 0x100;
215}
216#endif
217
Daniel Gorsulowskia3f38972010-01-20 08:00:11 +0100218#ifdef CONFIG_MISC_INIT_R
219int misc_init_r(void)
220{
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200221 char *str;
222 char buf[32];
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000223 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Daniel Gorsulowskia3f38972010-01-20 08:00:11 +0100224
225 /*
226 * Normally the processor clock has a divisor of 2.
227 * In some cases this this needs to be set to 4.
228 * Check the user has set environment mdiv to 4 to change the divisor.
229 */
230 if ((str = getenv("mdiv")) && (strcmp(str, "4") == 0)) {
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200231 writel((readl(&pmc->mckr) & ~AT91_PMC_MDIV) |
232 AT91SAM9_PMC_MDIV_4, &pmc->mckr);
233 at91_clock_init(CONFIG_SYS_AT91_MAIN_CLOCK);
Daniel Gorsulowskia3f38972010-01-20 08:00:11 +0100234 serial_setbrg();
235 /* Notify the user that the clock is not default */
236 printf("Setting master clock to %s MHz\n",
237 strmhz(buf, get_mck_clk_rate()));
238 }
239
240 return 0;
241}
242#endif /* CONFIG_MISC_INIT_R */
243
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000244int board_early_init_f(void)
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200245{
Wenyou Yang70341e22016-02-03 10:16:50 +0800246 at91_periph_clk_enable(ATMEL_ID_PIOA);
247 at91_periph_clk_enable(ATMEL_ID_PIOB);
248 at91_periph_clk_enable(ATMEL_ID_PIOCDE);
249 at91_periph_clk_enable(ATMEL_ID_UHP);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200250
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000251 at91_seriald_hw_init();
252
253 return 0;
254}
255
256int board_init(void)
257{
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200258 /* initialize ET1100 Controller */
259 meesc_ethercat_hw_init();
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200260
261 /* adress of boot parameters */
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000262 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200263
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200264#ifdef CONFIG_CMD_NAND
265 meesc_nand_hw_init();
266#endif
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200267#ifdef CONFIG_HAS_DATAFLASH
268 at91_spi0_hw_init(1 << 0);
269#endif
270#ifdef CONFIG_MACB
271 meesc_macb_hw_init();
272#endif
273#ifdef CONFIG_AT91_CAN
274 at91_can_hw_init();
275#endif
Daniel Gorsulowski64037fb2010-08-09 11:17:15 +0200276#ifdef CONFIG_USB_OHCI_NEW
277 at91_uhp_hw_init();
278#endif
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200279 return 0;
280}