blob: 0aa6fdd09ab499095823b3812382c350b0cd5676 [file] [log] [blame]
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng340848b2015-06-04 12:01:09 +080011
Hongbo Zhang32886282016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu18fb0e32015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huanc8a7d9d2014-09-05 13:52:45 +080015
Wang Huanc8a7d9d2014-09-05 13:52:45 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian99e1bd42015-05-14 17:20:28 +080017#define CONFIG_DEEP_SLEEP
Wang Huanc8a7d9d2014-09-05 13:52:45 +080018
19/*
20 * Size of malloc() pool
21 */
22#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23
24#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
26
27/*
Ramneek Mehresh10a28642015-05-29 14:47:21 +053028 * USB
29 */
30
31/*
32 * EHCI Support - disbaled by default as
33 * there is no signal coming out of soc on
34 * this board for this controller. However,
35 * the silicon still has this controller,
36 * and anyone can use this controller by
37 * taking signals out on their board.
38 */
39
40/*#define CONFIG_HAS_FSL_DR_USB*/
41
42#ifdef CONFIG_HAS_FSL_DR_USB
Ramneek Mehresh10a28642015-05-29 14:47:21 +053043#define CONFIG_USB_EHCI_FSL
44#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
45#endif
46
47/* XHCI Support - enabled by default */
48#define CONFIG_HAS_FSL_XHCI_USB
49
50#ifdef CONFIG_HAS_FSL_XHCI_USB
51#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh10a28642015-05-29 14:47:21 +053052#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
Ramneek Mehresh10a28642015-05-29 14:47:21 +053053#endif
54
Wang Huanc8a7d9d2014-09-05 13:52:45 +080055#define CONFIG_SYS_CLK_FREQ 100000000
56#define CONFIG_DDR_CLK_FREQ 100000000
57
York Suna88cc3b2015-04-29 10:35:35 -070058#define DDR_SDRAM_CFG 0x470c0008
59#define DDR_CS0_BNDS 0x008000bf
60#define DDR_CS0_CONFIG 0x80014302
61#define DDR_TIMING_CFG_0 0x50550004
62#define DDR_TIMING_CFG_1 0xbcb38c56
63#define DDR_TIMING_CFG_2 0x0040d120
64#define DDR_TIMING_CFG_3 0x010e1000
65#define DDR_TIMING_CFG_4 0x00000001
66#define DDR_TIMING_CFG_5 0x03401400
67#define DDR_SDRAM_CFG_2 0x00401010
68#define DDR_SDRAM_MODE 0x00061c60
69#define DDR_SDRAM_MODE_2 0x00180000
70#define DDR_SDRAM_INTERVAL 0x18600618
71#define DDR_DDR_WRLVL_CNTL 0x8655f605
72#define DDR_DDR_WRLVL_CNTL_2 0x05060607
73#define DDR_DDR_WRLVL_CNTL_3 0x05050505
74#define DDR_DDR_CDR1 0x80040000
75#define DDR_DDR_CDR2 0x00000001
76#define DDR_SDRAM_CLK_CNTL 0x02000000
77#define DDR_DDR_ZQ_CNTL 0x89080600
78#define DDR_CS0_CONFIG_2 0
79#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian99e1bd42015-05-14 17:20:28 +080080#define SDRAM_CFG2_D_INIT 0x00000010
81#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
82#define SDRAM_CFG2_FRC_SR 0x80000000
83#define SDRAM_CFG_BI 0x00000001
York Suna88cc3b2015-04-29 10:35:35 -070084
Alison Wang8415bb62014-12-03 15:00:48 +080085#ifdef CONFIG_RAMBOOT_PBL
86#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
87#endif
88
89#ifdef CONFIG_SD_BOOT
Alison Wang947cee12015-10-15 17:54:40 +080090#ifdef CONFIG_SD_BOOT_QSPI
91#define CONFIG_SYS_FSL_PBL_RCW \
92 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
93#else
94#define CONFIG_SYS_FSL_PBL_RCW \
95 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
96#endif
Alison Wang8415bb62014-12-03 15:00:48 +080097#define CONFIG_SPL_FRAMEWORK
98#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Sumit Garge7e720c2016-06-14 13:52:40 -040099
100#ifdef CONFIG_SECURE_BOOT
Sumit Garge7e720c2016-06-14 13:52:40 -0400101/*
102 * HDR would be appended at end of image and copied to DDR along
103 * with U-Boot image.
104 */
Semen Protsenko693d4c92016-11-16 19:19:06 +0200105#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge7e720c2016-06-14 13:52:40 -0400106#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang8415bb62014-12-03 15:00:48 +0800107
108#define CONFIG_SPL_TEXT_BASE 0x10000000
109#define CONFIG_SPL_MAX_SIZE 0x1a000
110#define CONFIG_SPL_STACK 0x1001d000
111#define CONFIG_SPL_PAD_TO 0x1c000
112#define CONFIG_SYS_TEXT_BASE 0x82000000
113
Tang Yuantian99e1bd42015-05-14 17:20:28 +0800114#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
115 CONFIG_SYS_MONITOR_LEN)
Alison Wang8415bb62014-12-03 15:00:48 +0800116#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
117#define CONFIG_SPL_BSS_START_ADDR 0x80100000
118#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge7e720c2016-06-14 13:52:40 -0400119
120#ifdef CONFIG_U_BOOT_HDR_SIZE
121/*
122 * HDR would be appended at end of image and copied to DDR along
123 * with U-Boot image. Here u-boot max. size is 512K. So if binary
124 * size increases then increase this size in case of secure boot as
125 * it uses raw u-boot image instead of fit image.
126 */
Vinitha Pillai9b6639f2017-02-01 18:28:53 +0530127#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge7e720c2016-06-14 13:52:40 -0400128#else
Vinitha Pillai9b6639f2017-02-01 18:28:53 +0530129#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge7e720c2016-06-14 13:52:40 -0400130#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang8415bb62014-12-03 15:00:48 +0800131#endif
132
Alison Wangd612f0a2014-12-09 17:38:02 +0800133#ifdef CONFIG_QSPI_BOOT
Alison Wang615bfce2017-05-16 10:45:57 +0800134#define CONFIG_SYS_TEXT_BASE 0x40100000
Alison Wang947cee12015-10-15 17:54:40 +0800135#endif
136
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800137#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang1c69a512015-04-21 16:04:38 +0800138#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800139#endif
140
141#define CONFIG_NR_DRAM_BANKS 1
142#define PHYS_SDRAM 0x80000000
143#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
144
145#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
146#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
147
Alison Wang4c59ab92014-12-09 17:37:49 +0800148#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
149 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800150#define CONFIG_U_QE
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800151#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800152#endif
153
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800154/*
155 * IFC Definitions
156 */
Alison Wang947cee12015-10-15 17:54:40 +0800157#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800158#define CONFIG_FSL_IFC
159#define CONFIG_SYS_FLASH_BASE 0x60000000
160#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
161
162#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
163#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
164 CSPR_PORT_SIZE_16 | \
165 CSPR_MSEL_NOR | \
166 CSPR_V)
167#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
168
169/* NOR Flash Timing Params */
170#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
171 CSOR_NOR_TRHZ_80)
172#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
173 FTIM0_NOR_TEADC(0x5) | \
174 FTIM0_NOR_TAVDS(0x0) | \
175 FTIM0_NOR_TEAHC(0x5))
176#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
177 FTIM1_NOR_TRAD_NOR(0x1A) | \
178 FTIM1_NOR_TSEQRAD_NOR(0x13))
179#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
180 FTIM2_NOR_TCH(0x4) | \
181 FTIM2_NOR_TWP(0x1c) | \
182 FTIM2_NOR_TWPH(0x0e))
183#define CONFIG_SYS_NOR_FTIM3 0
184
185#define CONFIG_FLASH_CFI_DRIVER
186#define CONFIG_SYS_FLASH_CFI
187#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
188#define CONFIG_SYS_FLASH_QUIET_TEST
189#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
190
191#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
192#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
193#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
194#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
195
196#define CONFIG_SYS_FLASH_EMPTY_INFO
197#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
198
199#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800200#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wangd612f0a2014-12-09 17:38:02 +0800201#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800202
203/* CPLD */
204
205#define CONFIG_SYS_CPLD_BASE 0x7fb00000
206#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
207
208#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
209#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
210 CSPR_PORT_SIZE_8 | \
211 CSPR_MSEL_GPCM | \
212 CSPR_V)
213#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
214#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
215 CSOR_NOR_NOR_MODE_AVD_NOR | \
216 CSOR_NOR_TRHZ_80)
217
218/* CPLD Timing parameters for IFC GPCM */
219#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
220 FTIM0_GPCM_TEADC(0xf) | \
221 FTIM0_GPCM_TEAHC(0xf))
222#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
223 FTIM1_GPCM_TRAD(0x3f))
224#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
225 FTIM2_GPCM_TCH(0xf) | \
226 FTIM2_GPCM_TWP(0xff))
227#define CONFIG_SYS_FPGA_FTIM3 0x0
228#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
229#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
230#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
231#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
232#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
233#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
234#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
235#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
236#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
237#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
238#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
239#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
240#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
241#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
242#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
243#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
244
245/*
246 * Serial Port
247 */
Alison Wang55d53ab2015-01-04 15:30:59 +0800248#ifdef CONFIG_LPUART
Alison Wang55d53ab2015-01-04 15:30:59 +0800249#define CONFIG_LPUART_32B_REG
250#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800251#define CONFIG_CONS_INDEX 1
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800252#define CONFIG_SYS_NS16550_SERIAL
Bin Mengf833cd62016-01-13 19:38:59 -0800253#ifndef CONFIG_DM_SERIAL
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800254#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Mengf833cd62016-01-13 19:38:59 -0800255#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800256#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang55d53ab2015-01-04 15:30:59 +0800257#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800258
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800259/*
260 * I2C
261 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800262#define CONFIG_SYS_I2C
263#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200264#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
265#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700266#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800267
Alison Wang5175a282014-10-17 15:26:35 +0800268/* EEPROM */
Alison Wang5175a282014-10-17 15:26:35 +0800269#define CONFIG_ID_EEPROM
270#define CONFIG_SYS_I2C_EEPROM_NXID
271#define CONFIG_SYS_EEPROM_BUS_NUM 1
272#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
273#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
274#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
275#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wang5175a282014-10-17 15:26:35 +0800276
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800277/*
278 * MMC
279 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800280#define CONFIG_FSL_ESDHC
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800281
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530282/* SPI */
Alison Wang947cee12015-10-15 17:54:40 +0800283#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530284/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800285#define QSPI0_AMBA_BASE 0x40000000
286#define FSL_QSPI_FLASH_SIZE (1 << 24)
287#define FSL_QSPI_FLASH_NUM 2
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530288
Yao Yuan03d1d562015-09-15 18:28:20 +0800289/* DSPI */
Yao Yuan03d1d562015-09-15 18:28:20 +0800290#endif
291
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530292/* DM SPI */
293#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530294#define CONFIG_DM_SPI_FLASH
295#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800296
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800297/*
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800298 * Video
299 */
Sanchayan Maityb215fb32017-04-11 11:12:09 +0530300#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800301#define CONFIG_VIDEO_LOGO
302#define CONFIG_VIDEO_BMP_LOGO
303
304#define CONFIG_FSL_DCU_SII9022A
305#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
306#define CONFIG_SYS_I2C_DVI_ADDR 0x39
307#endif
308
309/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800310 * eTSEC
311 */
312#define CONFIG_TSEC_ENET
313
314#ifdef CONFIG_TSEC_ENET
315#define CONFIG_MII
316#define CONFIG_MII_DEFAULT_TSEC 1
317#define CONFIG_TSEC1 1
318#define CONFIG_TSEC1_NAME "eTSEC1"
319#define CONFIG_TSEC2 1
320#define CONFIG_TSEC2_NAME "eTSEC2"
321#define CONFIG_TSEC3 1
322#define CONFIG_TSEC3_NAME "eTSEC3"
323
324#define TSEC1_PHY_ADDR 2
325#define TSEC2_PHY_ADDR 0
326#define TSEC3_PHY_ADDR 1
327
328#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
329#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
330#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
331
332#define TSEC1_PHYIDX 0
333#define TSEC2_PHYIDX 0
334#define TSEC3_PHYIDX 0
335
336#define CONFIG_ETHPRIME "eTSEC1"
337
338#define CONFIG_PHY_GIGE
339#define CONFIG_PHYLIB
340#define CONFIG_PHY_ATHEROS
341
342#define CONFIG_HAS_ETH0
343#define CONFIG_HAS_ETH1
344#define CONFIG_HAS_ETH2
345#endif
346
Minghuan Lianda419022014-10-31 13:43:44 +0800347/* PCIe */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400348#define CONFIG_PCIE1 /* PCIE controller 1 */
349#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800350
Minghuan Lian180b8682015-01-21 17:29:19 +0800351#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800352#define CONFIG_PCI_SCAN_SHOW
353#define CONFIG_CMD_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800354#endif
355
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800356#define CONFIG_CMDLINE_TAG
357#define CONFIG_CMDLINE_EDITING
Alison Wang8415bb62014-12-03 15:00:48 +0800358
Xiubo Li1a2826f2014-11-21 17:40:57 +0800359#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800360#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800361#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywarae4916e82017-02-16 01:20:19 +0000362#define COUNTER_FREQUENCY 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800363
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800364#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800365#define HWCONFIG_BUFFER_SIZE 256
366
367#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800368
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800369
Alison Wang55d53ab2015-01-04 15:30:59 +0800370#ifdef CONFIG_LPUART
371#define CONFIG_EXTRA_ENV_SETTINGS \
372 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800373 "initrd_high=0xffffffff\0" \
374 "fdt_high=0xffffffff\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800375#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800376#define CONFIG_EXTRA_ENV_SETTINGS \
377 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800378 "initrd_high=0xffffffff\0" \
379 "fdt_high=0xffffffff\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800380#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800381
382/*
383 * Miscellaneous configurable options
384 */
385#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800386#define CONFIG_AUTO_COMPLETE
387#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
388#define CONFIG_SYS_PBSIZE \
389 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
390#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
391#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
392
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800393#define CONFIG_SYS_MEMTEST_START 0x80000000
394#define CONFIG_SYS_MEMTEST_END 0x9fffffff
395
396#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800397
Xiubo Li660673a2014-11-21 17:40:59 +0800398#define CONFIG_LS102XA_STREAM_ID
399
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800400#define CONFIG_SYS_INIT_SP_OFFSET \
401 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
402#define CONFIG_SYS_INIT_SP_ADDR \
403 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
404
Alison Wang8415bb62014-12-03 15:00:48 +0800405#ifdef CONFIG_SPL_BUILD
406#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
407#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800408#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang8415bb62014-12-03 15:00:48 +0800409#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800410
Alison Wang615bfce2017-05-16 10:45:57 +0800411#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800412
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800413/*
414 * Environment
415 */
416#define CONFIG_ENV_OVERWRITE
417
Alison Wang8415bb62014-12-03 15:00:48 +0800418#if defined(CONFIG_SD_BOOT)
Alison Wang615bfce2017-05-16 10:45:57 +0800419#define CONFIG_ENV_OFFSET 0x300000
Alison Wang8415bb62014-12-03 15:00:48 +0800420#define CONFIG_SYS_MMC_ENV_DEV 0
421#define CONFIG_ENV_SIZE 0x20000
Alison Wangd612f0a2014-12-09 17:38:02 +0800422#elif defined(CONFIG_QSPI_BOOT)
Alison Wangd612f0a2014-12-09 17:38:02 +0800423#define CONFIG_ENV_SIZE 0x2000
Alison Wang615bfce2017-05-16 10:45:57 +0800424#define CONFIG_ENV_OFFSET 0x300000
Alison Wangd612f0a2014-12-09 17:38:02 +0800425#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8415bb62014-12-03 15:00:48 +0800426#else
Alison Wang615bfce2017-05-16 10:45:57 +0800427#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800428#define CONFIG_ENV_SIZE 0x20000
429#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang8415bb62014-12-03 15:00:48 +0800430#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800431
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530432#define CONFIG_MISC_INIT_R
433
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530434#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800435#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530436
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800437#endif