blob: e2bba9abdeedd8da828b2f7c719fa99e4af17aea [file] [log] [blame]
Ian Campbellcba69ee2014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some board init for the Allwinner A10-evb board.
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13
14#include <common.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020015#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020016#include <axp_pmic.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010017#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020018#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020019#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010020#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010021#include <asm/arch/gpio.h>
22#include <asm/arch/mmc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020023#include <asm/arch/spl.h>
Hans de Goede2aacc422015-04-27 15:05:10 +020024#include <asm/arch/usb_phy.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020025#ifndef CONFIG_ARM64
26#include <asm/armv7.h>
27#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020028#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020029#include <asm/io.h>
Hans de Goede3f8ea3b2016-07-29 11:47:03 +020030#include <crc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020031#include <environment.h>
Hans de Goedef2219612016-06-26 13:34:42 +020032#include <libfdt.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020033#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020034#include <net.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010035#include <sy8106a.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010036
Hans de Goede55410082015-02-16 17:23:25 +010037#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
38/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
39int soft_i2c_gpio_sda;
40int soft_i2c_gpio_scl;
Hans de Goede4f7e01c2015-04-23 23:23:50 +020041
42static int soft_i2c_board_init(void)
43{
44 int ret;
45
46 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
47 if (soft_i2c_gpio_sda < 0) {
48 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
49 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
50 return soft_i2c_gpio_sda;
51 }
52 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
53 if (ret) {
54 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
55 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
56 return ret;
57 }
58
59 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
60 if (soft_i2c_gpio_scl < 0) {
61 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
62 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
63 return soft_i2c_gpio_scl;
64 }
65 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
66 if (ret) {
67 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
68 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
69 return ret;
70 }
71
72 return 0;
73}
74#else
75static int soft_i2c_board_init(void) { return 0; }
Hans de Goede55410082015-02-16 17:23:25 +010076#endif
77
Ian Campbellcba69ee2014-05-05 11:52:26 +010078DECLARE_GLOBAL_DATA_PTR;
79
80/* add board specific code here */
81int board_init(void)
82{
Mylène Josserandf5fd7882017-04-02 12:59:10 +020083 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +010084
85 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
86
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020087#ifndef CONFIG_ARM64
Ian Campbellcba69ee2014-05-05 11:52:26 +010088 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
89 debug("id_pfr1: 0x%08x\n", id_pfr1);
90 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020091 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
92 uint32_t freq;
93
Ian Campbellcba69ee2014-05-05 11:52:26 +010094 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020095
96 /*
97 * CNTFRQ is a secure register, so we will crash if we try to
98 * write this from the non-secure world (read is OK, though).
99 * In case some bootcode has already set the correct value,
100 * we avoid the risk of writing to it.
101 */
102 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywarae4916e82017-02-16 01:20:19 +0000103 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200104 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywarae4916e82017-02-16 01:20:19 +0000105 freq, COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200106#ifdef CONFIG_NON_SECURE
107 printf("arch timer frequency is wrong, but cannot adjust it\n");
108#else
109 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywarae4916e82017-02-16 01:20:19 +0000110 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200111#endif
112 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100113 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200114#endif /* !CONFIG_ARM64 */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100115
Hans de Goede2fcf0332015-04-25 17:25:14 +0200116 ret = axp_gpio_init();
117 if (ret)
118 return ret;
119
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100120#ifdef CONFIG_SATAPWR
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200121 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
122 gpio_request(satapwr_pin, "satapwr");
123 gpio_direction_output(satapwr_pin, 1);
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100124#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100125#ifdef CONFIG_MACPWR
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200126 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
127 gpio_request(macpwr_pin, "macpwr");
128 gpio_direction_output(macpwr_pin, 1);
Hans de Goedefc8991c2016-03-17 13:53:03 +0100129#endif
130
Hans de Goede4f7e01c2015-04-23 23:23:50 +0200131 /* Uses dm gpio code so do this here and not in i2c_init_board() */
132 return soft_i2c_board_init();
Ian Campbellcba69ee2014-05-05 11:52:26 +0100133}
134
135int dram_init(void)
136{
137 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
138
139 return 0;
140}
141
Boris Brezillon4ccae812016-06-15 21:09:23 +0200142#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200143static void nand_pinmux_setup(void)
144{
145 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200146
147 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200148 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
149
Hans de Goede022a99d2015-08-15 13:17:49 +0200150#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
151 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200152 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200153#endif
154 /* sun4i / sun7i do have a PC23, but it is not used for nand,
155 * only sun7i has a PC24 */
156#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200157 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200158#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200159}
160
161static void nand_clock_setup(void)
162{
163 struct sunxi_ccm_reg *const ccm =
164 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200165
Karol Gugalaad008292015-07-23 14:33:01 +0200166 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Hans de Goede31c21472015-08-15 11:58:03 +0200167#ifdef CONFIG_MACH_SUN9I
168 setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
169#else
170 setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
171#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200172 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
173}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200174
175void board_nand_init(void)
176{
177 nand_pinmux_setup();
178 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200179#ifndef CONFIG_SPL_BUILD
180 sunxi_nand_init();
181#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200182}
Karol Gugalaad008292015-07-23 14:33:01 +0200183#endif
184
Ian Campbelle24ea552014-05-05 14:42:31 +0100185#ifdef CONFIG_GENERIC_MMC
186static void mmc_pinmux_setup(int sdc)
187{
188 unsigned int pin;
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100189 __maybe_unused int pins;
Ian Campbelle24ea552014-05-05 14:42:31 +0100190
191 switch (sdc) {
192 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100193 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100194 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100195 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100196 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
197 sunxi_gpio_set_drv(pin, 2);
198 }
199 break;
200
201 case 1:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100202 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
203
204#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
205 if (pins == SUNXI_GPIO_H) {
206 /* SDC1: PH22-PH-27 */
207 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
208 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
209 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
210 sunxi_gpio_set_drv(pin, 2);
211 }
212 } else {
213 /* SDC1: PG0-PG5 */
214 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
215 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
216 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
217 sunxi_gpio_set_drv(pin, 2);
218 }
219 }
220#elif defined(CONFIG_MACH_SUN5I)
221 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200222 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100223 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100224 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
225 sunxi_gpio_set_drv(pin, 2);
226 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100227#elif defined(CONFIG_MACH_SUN6I)
228 /* SDC1: PG0-PG5 */
229 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
230 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
231 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
232 sunxi_gpio_set_drv(pin, 2);
233 }
234#elif defined(CONFIG_MACH_SUN8I)
235 if (pins == SUNXI_GPIO_D) {
236 /* SDC1: PD2-PD7 */
237 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
238 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
239 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
240 sunxi_gpio_set_drv(pin, 2);
241 }
242 } else {
243 /* SDC1: PG0-PG5 */
244 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
245 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
246 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
247 sunxi_gpio_set_drv(pin, 2);
248 }
249 }
250#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100251 break;
252
253 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100254 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
255
256#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
257 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100258 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100259 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100260 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
261 sunxi_gpio_set_drv(pin, 2);
262 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100263#elif defined(CONFIG_MACH_SUN5I)
264 if (pins == SUNXI_GPIO_E) {
265 /* SDC2: PE4-PE9 */
266 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
267 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
268 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
269 sunxi_gpio_set_drv(pin, 2);
270 }
271 } else {
272 /* SDC2: PC6-PC15 */
273 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
274 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
275 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
276 sunxi_gpio_set_drv(pin, 2);
277 }
278 }
279#elif defined(CONFIG_MACH_SUN6I)
280 if (pins == SUNXI_GPIO_A) {
281 /* SDC2: PA9-PA14 */
282 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
283 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
284 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
285 sunxi_gpio_set_drv(pin, 2);
286 }
287 } else {
288 /* SDC2: PC6-PC15, PC24 */
289 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
290 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
291 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
292 sunxi_gpio_set_drv(pin, 2);
293 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100294
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100295 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
296 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
297 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
298 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200299#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100300 /* SDC2: PC5-PC6, PC8-PC16 */
301 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
302 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100303 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
304 sunxi_gpio_set_drv(pin, 2);
305 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100306
307 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
308 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
309 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
310 sunxi_gpio_set_drv(pin, 2);
311 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800312#elif defined(CONFIG_MACH_SUN9I)
313 /* SDC2: PC6-PC16 */
314 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
315 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
316 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
317 sunxi_gpio_set_drv(pin, 2);
318 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100319#endif
320 break;
321
322 case 3:
323 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
324
325#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
326 /* SDC3: PI4-PI9 */
327 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
328 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
329 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
330 sunxi_gpio_set_drv(pin, 2);
331 }
332#elif defined(CONFIG_MACH_SUN6I)
333 if (pins == SUNXI_GPIO_A) {
334 /* SDC3: PA9-PA14 */
335 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
336 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
337 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
338 sunxi_gpio_set_drv(pin, 2);
339 }
340 } else {
341 /* SDC3: PC6-PC15, PC24 */
342 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
343 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
344 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
345 sunxi_gpio_set_drv(pin, 2);
346 }
347
348 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
349 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
350 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
351 }
352#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100353 break;
354
355 default:
356 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
357 break;
358 }
359}
360
361int board_mmc_init(bd_t *bis)
362{
Hans de Goedee79c7c82014-10-02 21:13:54 +0200363 __maybe_unused struct mmc *mmc0, *mmc1;
364 __maybe_unused char buf[512];
365
Ian Campbelle24ea552014-05-05 14:42:31 +0100366 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200367 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
368 if (!mmc0)
369 return -1;
370
Hans de Goede2ccfac02014-10-02 20:43:50 +0200371#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbelle24ea552014-05-05 14:42:31 +0100372 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200373 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
374 if (!mmc1)
375 return -1;
376#endif
377
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200378#if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
Hans de Goedee79c7c82014-10-02 21:13:54 +0200379 /*
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200380 * On systems with an emmc (mmc2), figure out if we are booting from
381 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
382 * are searched there first. Note we only do this for u-boot proper,
383 * not for the SPL, see spl_boot_device().
Hans de Goedee79c7c82014-10-02 21:13:54 +0200384 */
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200385 if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200386 /* Booting from emmc / mmc2, swap */
Simon Glassbcce53d2016-02-29 15:25:51 -0700387 mmc0->block_dev.devnum = 1;
388 mmc1->block_dev.devnum = 0;
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200389 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100390#endif
391
392 return 0;
393}
394#endif
395
Hans de Goede66203772014-06-13 22:55:49 +0200396void i2c_init_board(void)
397{
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200398#ifdef CONFIG_I2C0_ENABLE
399#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
400 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
401 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
Hans de Goede66203772014-06-13 22:55:49 +0200402 clock_twi_onoff(0, 1);
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200403#elif defined(CONFIG_MACH_SUN6I)
404 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
405 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
406 clock_twi_onoff(0, 1);
407#elif defined(CONFIG_MACH_SUN8I)
408 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
409 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
410 clock_twi_onoff(0, 1);
411#endif
412#endif
413
414#ifdef CONFIG_I2C1_ENABLE
415#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
416 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
417 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
418 clock_twi_onoff(1, 1);
419#elif defined(CONFIG_MACH_SUN5I)
420 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
421 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
422 clock_twi_onoff(1, 1);
423#elif defined(CONFIG_MACH_SUN6I)
424 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
425 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
426 clock_twi_onoff(1, 1);
427#elif defined(CONFIG_MACH_SUN8I)
428 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
429 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
430 clock_twi_onoff(1, 1);
431#endif
432#endif
433
434#ifdef CONFIG_I2C2_ENABLE
435#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
436 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
437 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
438 clock_twi_onoff(2, 1);
439#elif defined(CONFIG_MACH_SUN5I)
440 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
441 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
442 clock_twi_onoff(2, 1);
443#elif defined(CONFIG_MACH_SUN6I)
444 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
445 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
446 clock_twi_onoff(2, 1);
447#elif defined(CONFIG_MACH_SUN8I)
448 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
449 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
450 clock_twi_onoff(2, 1);
451#endif
452#endif
453
454#ifdef CONFIG_I2C3_ENABLE
455#if defined(CONFIG_MACH_SUN6I)
456 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
457 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
458 clock_twi_onoff(3, 1);
459#elif defined(CONFIG_MACH_SUN7I)
460 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
461 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
462 clock_twi_onoff(3, 1);
463#endif
464#endif
465
466#ifdef CONFIG_I2C4_ENABLE
467#if defined(CONFIG_MACH_SUN7I)
468 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
469 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
470 clock_twi_onoff(4, 1);
471#endif
472#endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100473
474#ifdef CONFIG_R_I2C_ENABLE
475 clock_twi_onoff(5, 1);
476 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
477 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
478#endif
Hans de Goede66203772014-06-13 22:55:49 +0200479}
480
Ian Campbellcba69ee2014-05-05 11:52:26 +0100481#ifdef CONFIG_SPL_BUILD
482void sunxi_board_init(void)
483{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200484 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100485 unsigned long ramsize;
486
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100487#ifdef CONFIG_SY8106A_POWER
488 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
489#endif
490
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800491#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800492 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
493 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200494 power_failed = axp_init();
495
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800496#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
497 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200498 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200499#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200500 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
501 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800502#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200503 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200504#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800505#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
506 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200507 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200508#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200509
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800510#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
511 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200512 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
513#endif
514 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaif3c50452016-01-12 14:42:40 +0800515#if !defined(CONFIG_AXP152_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200516 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
517#endif
518#ifdef CONFIG_AXP209_POWER
519 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
520#endif
521
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800522#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
523 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800524 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
525 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800526#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800527 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
528 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800529#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200530 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
531 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
532 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
533#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800534
535#ifdef CONFIG_AXP818_POWER
536 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
537 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
538 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800539#endif
540
541#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800542 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800543#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200544#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100545 printf("DRAM:");
546 ramsize = sunxi_dram_init();
Hans de Goedecd8b35d2016-06-26 13:56:01 +0200547 printf(" %d MiB\n", (int)(ramsize >> 20));
Ian Campbellcba69ee2014-05-05 11:52:26 +0100548 if (!ramsize)
549 hang();
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200550
551 /*
552 * Only clock up the CPU to full speed if we are reasonably
553 * assured it's being powered with suitable core voltage
554 */
555 if (!power_failed)
Iain Patone71b4222015-03-28 10:26:38 +0000556 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200557 else
558 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100559}
560#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200561
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100562#ifdef CONFIG_USB_GADGET
563int g_dnl_board_usb_cable_connected(void)
564{
Paul Kocialkowski5bfdca02015-05-16 19:52:10 +0200565 return sunxi_usb_phy_vbus_detect(0);
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100566}
567#endif
568
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100569#ifdef CONFIG_SERIAL_TAG
570void get_board_serial(struct tag_serialnr *serialnr)
571{
572 char *serial_string;
573 unsigned long long serial;
574
575 serial_string = getenv("serial#");
576
577 if (serial_string) {
578 serial = simple_strtoull(serial_string, NULL, 16);
579
580 serialnr->high = (unsigned int) (serial >> 32);
581 serialnr->low = (unsigned int) (serial & 0xffffffff);
582 } else {
583 serialnr->high = 0;
584 serialnr->low = 0;
585 }
586}
587#endif
588
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200589/*
590 * Check the SPL header for the "sunxi" variant. If found: parse values
591 * that might have been passed by the loader ("fel" utility), and update
592 * the environment accordingly.
593 */
594static void parse_spl_header(const uint32_t spl_addr)
595{
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200596 struct boot_file_head *spl = (void *)(ulong)spl_addr;
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200597 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
598 return; /* signature mismatch, no usable header */
599
600 uint8_t spl_header_version = spl->spl_signature[3];
601 if (spl_header_version != SPL_HEADER_VERSION) {
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200602 printf("sunxi SPL version mismatch: expected %u, got %u\n",
603 SPL_HEADER_VERSION, spl_header_version);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200604 return;
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200605 }
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200606 if (!spl->fel_script_address)
607 return;
608
609 if (spl->fel_uEnv_length != 0) {
610 /*
611 * data is expected in uEnv.txt compatible format, so "env
612 * import -t" the string(s) at fel_script_address right away.
613 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100614 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200615 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
616 return;
617 }
618 /* otherwise assume .scr format (mkimage-type script) */
619 setenv_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200620}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200621
Hans de Goedef2219612016-06-26 13:34:42 +0200622/*
623 * Note this function gets called multiple times.
624 * It must not make any changes to env variables which already exist.
625 */
626static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200627{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100628 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100629 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100630 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200631 char ethaddr[16];
632 int i, ret;
633
634 ret = sunxi_get_sid(sid);
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200635 if (ret == 0 && sid[0] != 0) {
636 /*
637 * The single words 1 - 3 of the SID have quite a few bits
638 * which are the same on many models, so we take a crc32
639 * of all 3 words, to get a more unique value.
640 *
641 * Note we only do this on newer SoCs as we cannot change
642 * the algorithm on older SoCs since those have been using
643 * fixed mac-addresses based on only using word 3 for a
644 * long time and changing a fixed mac-address with an
645 * u-boot update is not good.
646 */
647#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
648 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
649 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
650 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
651#endif
652
Hans de Goede97322c32016-07-27 17:58:06 +0200653 /* Ensure the NIC specific bytes of the mac are not all 0 */
654 if ((sid[3] & 0xffffff) == 0)
655 sid[3] |= 0x800000;
656
Hans de Goedef2219612016-06-26 13:34:42 +0200657 for (i = 0; i < 4; i++) {
658 sprintf(ethaddr, "ethernet%d", i);
659 if (!fdt_get_alias(fdt, ethaddr))
660 continue;
661
662 if (i == 0)
663 strcpy(ethaddr, "ethaddr");
664 else
665 sprintf(ethaddr, "eth%daddr", i);
666
667 if (getenv(ethaddr))
668 continue;
669
670 /* Non OUI / registered MAC address */
671 mac_addr[0] = (i << 4) | 0x02;
672 mac_addr[1] = (sid[0] >> 0) & 0xff;
673 mac_addr[2] = (sid[3] >> 24) & 0xff;
674 mac_addr[3] = (sid[3] >> 16) & 0xff;
675 mac_addr[4] = (sid[3] >> 8) & 0xff;
676 mac_addr[5] = (sid[3] >> 0) & 0xff;
677
678 eth_setenv_enetaddr(ethaddr, mac_addr);
679 }
680
681 if (!getenv("serial#")) {
682 snprintf(serial_string, sizeof(serial_string),
683 "%08x%08x", sid[0], sid[3]);
684
685 setenv("serial#", serial_string);
686 }
687 }
688}
689
Hans de Goedef2219612016-06-26 13:34:42 +0200690int misc_init_r(void)
691{
692 __maybe_unused int ret;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200693
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200694 setenv("fel_booted", NULL);
695 setenv("fel_scriptaddr", NULL);
696 /* determine if we are running in FEL mode */
697 if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
698 setenv("fel_booted", "1");
699 parse_spl_header(SPL_ADDR);
700 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200701
Hans de Goedef2219612016-06-26 13:34:42 +0200702 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200703
Hans de Goede1871a8c2015-01-13 19:25:06 +0100704#ifndef CONFIG_MACH_SUN9I
Hans de Goedee13afee2015-04-27 16:50:04 +0200705 ret = sunxi_usb_phy_probe();
706 if (ret)
707 return ret;
Hans de Goede1871a8c2015-01-13 19:25:06 +0100708#endif
Hans de Goeded42faf32015-06-17 15:49:26 +0200709 sunxi_musb_board_init();
710
Jonathan Liub41d7d02014-06-14 08:59:09 +0200711 return 0;
712}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200713
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200714int ft_board_setup(void *blob, bd_t *bd)
715{
Hans de Goeded75111a2016-03-22 22:51:52 +0100716 int __maybe_unused r;
717
Hans de Goedef2219612016-06-26 13:34:42 +0200718 /*
719 * Call setup_environment again in case the boot fdt has
720 * ethernet aliases the u-boot copy does not have.
721 */
722 setup_environment(blob);
723
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200724#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100725 r = sunxi_simplefb_setup(blob);
726 if (r)
727 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200728#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100729 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200730}