blob: f55e9a09950919da8aeb668f6437124dc0699e05 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilya Yanok5fb17032010-07-07 20:16:13 +04002/*
3 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5 *
Ilya Yanok5fb17032010-07-07 20:16:13 +04006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Ilya Yanok5fb17032010-07-07 20:16:13 +040015
Ira W. Snyderdb1fc7d2012-09-12 14:17:35 -070016#ifdef CONFIG_MMC
Ira W. Snyderdb1fc7d2012-09-12 14:17:35 -070017#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Ira W. Snyderdb1fc7d2012-09-12 14:17:35 -070018#define CONFIG_SYS_FSL_ESDHC_USE_PIO
Ira W. Snyderdb1fc7d2012-09-12 14:17:35 -070019#endif
20
Ilya Yanok5fb17032010-07-07 20:16:13 +040021/*
22 * On-board devices
23 *
24 * TSEC1 is SoC TSEC
25 * TSEC2 is VSC switch
26 */
27#define CONFIG_TSEC1
28#define CONFIG_VSC7385_ENET
29
30/*
Ilya Yanok5fb17032010-07-07 20:16:13 +040031 * SERDES
32 */
33#define CONFIG_FSL_SERDES
34#define CONFIG_FSL_SERDES1 0xe3000
35
Ilya Yanok5fb17032010-07-07 20:16:13 +040036/*
37 * DDR Setup
38 */
Mario Six8a81bfd2019-01-21 09:18:15 +010039#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Ilya Yanok5fb17032010-07-07 20:16:13 +040040#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
41#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
42 | DDRCDR_PZ_LOZ \
43 | DDRCDR_NZ_LOZ \
44 | DDRCDR_ODT \
45 | DDRCDR_Q_DRN)
46 /* 0x7b880001 */
47/*
48 * Manually set up DDR parameters
49 * consist of two chips HY5PS12621BFP-C4 from HYNIX
50 */
51
52#define CONFIG_SYS_DDR_SIZE 128 /* MB */
53
54#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
55#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -050056 | CSCONFIG_ODT_RD_NEVER \
57 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Ilya Yanok5fb17032010-07-07 20:16:13 +040058 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
59 /* 0x80010102 */
60#define CONFIG_SYS_DDR_TIMING_3 0x00000000
61#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
62 | (0 << TIMING_CFG0_WRT_SHIFT) \
63 | (0 << TIMING_CFG0_RRT_SHIFT) \
64 | (0 << TIMING_CFG0_WWT_SHIFT) \
65 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
66 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
67 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
68 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
69 /* 0x00220802 */
70#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
71 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
72 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
73 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
74 | (6 << TIMING_CFG1_REFREC_SHIFT) \
75 | (2 << TIMING_CFG1_WRREC_SHIFT) \
76 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
77 | (2 << TIMING_CFG1_WRTORD_SHIFT))
78 /* 0x27256222 */
79#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
80 | (4 << TIMING_CFG2_CPO_SHIFT) \
81 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
82 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
83 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
84 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
85 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
86 /* 0x121048c5 */
87#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
88 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
89 /* 0x03600100 */
90#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
91 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -050092 | SDRAM_CFG_DBW_32)
Ilya Yanok5fb17032010-07-07 20:16:13 +040093 /* 0x43080000 */
94
95#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
96#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
97 | (0x0232 << SDRAM_MODE_SD_SHIFT))
98 /* ODT 150ohm CL=3, AL=1 on SDRAM */
99#define CONFIG_SYS_DDR_MODE2 0x00000000
100
101/*
102 * Memory test
103 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400104
105/*
106 * The reserved memory
107 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200108#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400109
Kevin Hao16c8c172016-07-08 11:25:14 +0800110#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400111#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
112
113/*
114 * Initial RAM Base Address Setup
115 */
116#define CONFIG_SYS_INIT_RAM_LOCK 1
117#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Joe Hershberger34f81962011-10-11 23:57:09 -0500118#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400119#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200120 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Ilya Yanok5fb17032010-07-07 20:16:13 +0400121
122/*
Ilya Yanok5fb17032010-07-07 20:16:13 +0400123 * FLASH on the Local Bus
124 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400125#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
126
127#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
128#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400129
Ilya Yanok5fb17032010-07-07 20:16:13 +0400130
131#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
132/* 127 64KB sectors and 8 8KB top sectors per device */
133#define CONFIG_SYS_MAX_FLASH_SECT 135
134
135#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
136#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
137
138/*
139 * NAND Flash on the Local Bus
140 */
Joe Hershberger34f81962011-10-11 23:57:09 -0500141#define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500142#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400143 /* 0xFFFF8396 */
144
Ilya Yanok5fb17032010-07-07 20:16:13 +0400145#ifdef CONFIG_VSC7385_ENET
146#define CONFIG_TSEC2
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500147 /* VSC7385 Base address on CS2 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400148#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500149#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500150 /* 0xFFFE09FF */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400151/* The flash address and size of the VSC7385 firmware image */
152#define CONFIG_VSC7385_IMAGE 0xFE7FE000
153#define CONFIG_VSC7385_IMAGE_SIZE 8192
154#endif
155/*
156 * Serial Port
157 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400158#define CONFIG_SYS_NS16550_SERIAL
159#define CONFIG_SYS_NS16550_REG_SIZE 1
160#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
161
162#define CONFIG_SYS_BAUDRATE_TABLE \
163 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
164
165#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
166#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
167
Ilya Yanok5fb17032010-07-07 20:16:13 +0400168/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200169#define CONFIG_SYS_I2C
170#define CONFIG_SYS_I2C_FSL
171#define CONFIG_SYS_FSL_I2C_SPEED 400000
172#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
173#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
174#define CONFIG_SYS_FSL_I2C2_SPEED 400000
175#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
176#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
177#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Ilya Yanok5fb17032010-07-07 20:16:13 +0400178
Ira W. Snyderea1ea542012-09-12 14:17:32 -0700179/*
180 * SPI on header J8
181 *
182 * WARNING: enabling this will break TSEC2 (connected to the Vitesse switch)
183 * due to a pinmux conflict between GPIO9 (SPI chip select )and the TSEC2 pins.
184 */
185#ifdef CONFIG_MPC8XXX_SPI
Ira W. Snyderea1ea542012-09-12 14:17:32 -0700186#define CONFIG_USE_SPIFLASH
Ira W. Snyderea1ea542012-09-12 14:17:32 -0700187#endif
Ilya Yanok5fb17032010-07-07 20:16:13 +0400188
189/*
190 * Board info - revision and where boot from
191 */
192#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
193
194/*
195 * Config on-board RTC
196 */
197#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
198#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
199
200/*
201 * General PCI
202 * Addresses are mapped 1-1.
203 */
204#define CONFIG_SYS_PCIE1_BASE 0xA0000000
205#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
206#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
207#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
208#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
209#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
210#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
211#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
212#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
213
Ilya Yanok65ea7582010-09-17 23:41:49 +0200214/* enable PCIE clock */
215#define CONFIG_SYS_SCCR_PCIEXP1CM 1
Ilya Yanok5fb17032010-07-07 20:16:13 +0400216
Gabor Juhos842033e2013-05-30 07:06:12 +0000217#define CONFIG_PCI_INDIRECT_BRIDGE
Ilya Yanok5fb17032010-07-07 20:16:13 +0400218#define CONFIG_PCIE
219
Ilya Yanok5fb17032010-07-07 20:16:13 +0400220#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
221#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
222
223/*
224 * TSEC
225 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400226#define CONFIG_SYS_TSEC1_OFFSET 0x24000
227#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
228#define CONFIG_SYS_TSEC2_OFFSET 0x25000
229#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
230
231/*
232 * TSEC ethernet configuration
233 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400234#define CONFIG_TSEC1_NAME "eTSEC0"
235#define CONFIG_TSEC2_NAME "eTSEC1"
236#define TSEC1_PHY_ADDR 2
237#define TSEC2_PHY_ADDR 1
238#define TSEC1_PHYIDX 0
239#define TSEC2_PHYIDX 0
240#define TSEC1_FLAGS TSEC_GIGABIT
241#define TSEC2_FLAGS TSEC_GIGABIT
242
243/* Options are: eTSEC[0-1] */
244#define CONFIG_ETHPRIME "eTSEC0"
245
246/*
247 * Environment
248 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400249
250#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
251#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
252
253/*
254 * BOOTP options
255 */
256#define CONFIG_BOOTP_BOOTFILESIZE
Ilya Yanok5fb17032010-07-07 20:16:13 +0400257
258/*
259 * Command line configuration.
260 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400261
Ilya Yanok5fb17032010-07-07 20:16:13 +0400262/*
263 * Miscellaneous configurable options
264 */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400265#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400266
267#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
268
Ilya Yanok5fb17032010-07-07 20:16:13 +0400269/* Boot Argument Buffer Size */
270#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Ilya Yanok5fb17032010-07-07 20:16:13 +0400271
272/*
273 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700274 * have to be in the first 256 MB of memory, since this is
Ilya Yanok5fb17032010-07-07 20:16:13 +0400275 * the maximum mapped by the Linux kernel during initialization.
276 */
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700277#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800278#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ilya Yanok5fb17032010-07-07 20:16:13 +0400279
280/*
Ilya Yanok5fb17032010-07-07 20:16:13 +0400281 * Environment Configuration
282 */
283
284#define CONFIG_ENV_OVERWRITE
285
286#if defined(CONFIG_TSEC_ENET)
287#define CONFIG_HAS_ETH0
288#define CONFIG_HAS_ETH1
289#endif
290
Ilya Yanok5fb17032010-07-07 20:16:13 +0400291#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
292
Ilya Yanok5fb17032010-07-07 20:16:13 +0400293
Ilya Yanok5fb17032010-07-07 20:16:13 +0400294#define CONFIG_EXTRA_ENV_SETTINGS \
295 "netdev=eth0\0" \
296 "consoledev=ttyS0\0" \
297 "nfsargs=setenv bootargs root=/dev/nfs rw " \
298 "nfsroot=${serverip}:${rootpath}\0" \
299 "ramargs=setenv bootargs root=/dev/ram rw\0" \
300 "addip=setenv bootargs ${bootargs} " \
301 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
302 ":${hostname}:${netdev}:off panic=1\0" \
303 "addtty=setenv bootargs ${bootargs}" \
304 " console=${consoledev},${baudrate}\0" \
305 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
306 "addmisc=setenv bootargs ${bootargs}\0" \
307 "kernel_addr=FE080000\0" \
308 "fdt_addr=FE280000\0" \
309 "ramdisk_addr=FE290000\0" \
310 "u-boot=mpc8308rdb/u-boot.bin\0" \
311 "kernel_addr_r=1000000\0" \
312 "fdt_addr_r=C00000\0" \
313 "hostname=mpc8308rdb\0" \
314 "bootfile=mpc8308rdb/uImage\0" \
315 "fdtfile=mpc8308rdb/mpc8308rdb.dtb\0" \
316 "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
317 "flash_self=run ramargs addip addtty addmtd addmisc;" \
318 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
319 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
320 "bootm ${kernel_addr} - ${fdt_addr}\0" \
321 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
322 "tftp ${fdt_addr_r} ${fdtfile};" \
323 "run nfsargs addip addtty addmtd addmisc;" \
324 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
325 "bootcmd=run flash_self\0" \
326 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200327 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
328 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Ilya Yanok5fb17032010-07-07 20:16:13 +0400329 " +${filesize};cp.b ${fileaddr} " \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200330 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Ilya Yanok5fb17032010-07-07 20:16:13 +0400331 "upd=run load update\0" \
332
333#endif /* __CONFIG_H */