blob: 7050ddc397162c5bd624259eef04572082be27e3 [file] [log] [blame]
Vignesh R778572d2019-02-05 11:29:25 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 *
4 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
5 * Copyright (C) 2016 Jagan Teki <jagan@openedev.com>
6 * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
7 */
8
9#include <common.h>
10#include <spi.h>
11#include <spi_flash.h>
12
13#include "sf_internal.h"
14
15/* Exclude chip names for SPL to save space */
16#if !CONFIG_IS_ENABLED(SPI_FLASH_TINY)
17#define INFO_NAME(_name) .name = _name,
18#else
19#define INFO_NAME(_name)
20#endif
21
22/* Used when the "_ext_id" is two bytes at most */
23#define INFO(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
24 INFO_NAME(_name) \
25 .id = { \
26 ((_jedec_id) >> 16) & 0xff, \
27 ((_jedec_id) >> 8) & 0xff, \
28 (_jedec_id) & 0xff, \
29 ((_ext_id) >> 8) & 0xff, \
30 (_ext_id) & 0xff, \
31 }, \
32 .id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))), \
33 .sector_size = (_sector_size), \
34 .n_sectors = (_n_sectors), \
35 .page_size = 256, \
36 .flags = (_flags),
37
38#define INFO6(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
39 INFO_NAME(_name) \
40 .id = { \
41 ((_jedec_id) >> 16) & 0xff, \
42 ((_jedec_id) >> 8) & 0xff, \
43 (_jedec_id) & 0xff, \
44 ((_ext_id) >> 16) & 0xff, \
45 ((_ext_id) >> 8) & 0xff, \
46 (_ext_id) & 0xff, \
47 }, \
48 .id_len = 6, \
49 .sector_size = (_sector_size), \
50 .n_sectors = (_n_sectors), \
51 .page_size = 256, \
52 .flags = (_flags),
53
54/* NOTE: double check command sets and memory organization when you add
55 * more nor chips. This current list focusses on newer chips, which
56 * have been converging on command sets which including JEDEC ID.
57 *
58 * All newly added entries should describe *hardware* and should use SECT_4K
59 * (or SECT_4K_PMC) if hardware supports erasing 4 KiB sectors. For usage
60 * scenarios excluding small sectors there is config option that can be
Vignesh Raghavendra2a2174d2019-09-26 19:04:27 +053061 * disabled: CONFIG_SPI_FLASH_USE_4K_SECTORS.
Vignesh R778572d2019-02-05 11:29:25 +053062 * For historical (and compatibility) reasons (before we got above config) some
63 * old entries may be missing 4K flag.
64 */
65const struct flash_info spi_nor_ids[] = {
66#ifdef CONFIG_SPI_FLASH_ATMEL /* ATMEL */
67 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
68 { INFO("at26df321", 0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
69 { INFO("at25df321a", 0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
70
71 { INFO("at45db011d", 0x1f2200, 0, 64 * 1024, 4, SECT_4K) },
72 { INFO("at45db021d", 0x1f2300, 0, 64 * 1024, 8, SECT_4K) },
73 { INFO("at45db041d", 0x1f2400, 0, 64 * 1024, 8, SECT_4K) },
74 { INFO("at45db081d", 0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
75 { INFO("at45db161d", 0x1f2600, 0, 64 * 1024, 32, SECT_4K) },
76 { INFO("at45db321d", 0x1f2700, 0, 64 * 1024, 64, SECT_4K) },
77 { INFO("at45db641d", 0x1f2800, 0, 64 * 1024, 128, SECT_4K) },
Fabio Estevam395ec742019-10-21 10:51:16 -030078 { INFO("at25sl321", 0x1f4216, 0, 64 * 1024, 64, SECT_4K) },
Wolfgang Denk0cf207e2021-09-27 17:42:39 +020079 { INFO("at26df081a", 0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
Vignesh R778572d2019-02-05 11:29:25 +053080#endif
81#ifdef CONFIG_SPI_FLASH_EON /* EON */
82 /* EON -- en25xxx */
83 { INFO("en25q32b", 0x1c3016, 0, 64 * 1024, 64, 0) },
84 { INFO("en25q64", 0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
85 { INFO("en25qh128", 0x1c7018, 0, 64 * 1024, 256, 0) },
86 { INFO("en25s64", 0x1c3817, 0, 64 * 1024, 128, SECT_4K) },
87#endif
88#ifdef CONFIG_SPI_FLASH_GIGADEVICE /* GIGADEVICE */
89 /* GigaDevice */
90 {
91 INFO("gd25q16", 0xc84015, 0, 64 * 1024, 32,
92 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
93 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
94 },
95 {
96 INFO("gd25q32", 0xc84016, 0, 64 * 1024, 64,
97 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
98 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
99 },
100 {
101 INFO("gd25lq32", 0xc86016, 0, 64 * 1024, 64,
102 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
103 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
104 },
105 {
106 INFO("gd25q64", 0xc84017, 0, 64 * 1024, 128,
107 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
108 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
109 },
Neil Armstrong30b9a282019-04-12 11:50:10 +0200110 {
Alper Nebi Yasakeb69d792020-10-31 19:20:12 +0300111 INFO("gd25lq64c", 0xc86017, 0, 64 * 1024, 128,
112 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
113 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
114 },
115 {
Peter Robinson864d6642019-11-14 00:01:22 +0000116 INFO("gd25q128", 0xc84018, 0, 64 * 1024, 256,
117 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
118 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
119 },
120 {
Neil Armstrong30b9a282019-04-12 11:50:10 +0200121 INFO("gd25lq128", 0xc86018, 0, 64 * 1024, 256,
Niklas Cassel228173d2022-03-03 18:26:39 +0000122 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
Neil Armstrong30b9a282019-04-12 11:50:10 +0200123 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
124 },
Yanhong Wange4f97f12021-09-30 19:53:01 +0800125 {
126 INFO("gd25lq256d", 0xc86019, 0, 64 * 1024, 512,
127 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
128 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
129 },
Vignesh R778572d2019-02-05 11:29:25 +0530130#endif
131#ifdef CONFIG_SPI_FLASH_ISSI /* ISSI */
132 /* ISSI */
133 { INFO("is25lq040b", 0x9d4013, 0, 64 * 1024, 8,
134 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
135 { INFO("is25lp032", 0x9d6016, 0, 64 * 1024, 64, 0) },
136 { INFO("is25lp064", 0x9d6017, 0, 64 * 1024, 128, 0) },
137 { INFO("is25lp128", 0x9d6018, 0, 64 * 1024, 256,
138 SECT_4K | SPI_NOR_DUAL_READ) },
139 { INFO("is25lp256", 0x9d6019, 0, 64 * 1024, 512,
140 SECT_4K | SPI_NOR_DUAL_READ) },
Kris Chaplinb7a772a2021-10-18 03:26:50 -0700141 { INFO("is25lp512", 0x9d601a, 0, 64 * 1024, 1024,
142 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Vignesh R778572d2019-02-05 11:29:25 +0530143 { INFO("is25wp032", 0x9d7016, 0, 64 * 1024, 64,
144 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
145 { INFO("is25wp064", 0x9d7017, 0, 64 * 1024, 128,
146 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
147 { INFO("is25wp128", 0x9d7018, 0, 64 * 1024, 256,
148 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Jagan Teki97009d52019-09-29 13:12:37 +0530149 { INFO("is25wp256", 0x9d7019, 0, 64 * 1024, 512,
Jagan Tekia9762382020-04-20 15:36:07 +0530150 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
151 SPI_NOR_4B_OPCODES) },
Kris Chaplinb7a772a2021-10-18 03:26:50 -0700152 { INFO("is25wp512", 0x9d701a, 0, 64 * 1024, 1024,
153 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Vignesh R778572d2019-02-05 11:29:25 +0530154#endif
155#ifdef CONFIG_SPI_FLASH_MACRONIX /* MACRONIX */
156 /* Macronix */
157 { INFO("mx25l2005a", 0xc22012, 0, 64 * 1024, 4, SECT_4K) },
158 { INFO("mx25l4005a", 0xc22013, 0, 64 * 1024, 8, SECT_4K) },
159 { INFO("mx25l8005", 0xc22014, 0, 64 * 1024, 16, 0) },
160 { INFO("mx25l1606e", 0xc22015, 0, 64 * 1024, 32, SECT_4K) },
161 { INFO("mx25l3205d", 0xc22016, 0, 64 * 1024, 64, SECT_4K) },
162 { INFO("mx25l6405d", 0xc22017, 0, 64 * 1024, 128, SECT_4K) },
163 { INFO("mx25u2033e", 0xc22532, 0, 64 * 1024, 4, SECT_4K) },
164 { INFO("mx25u1635e", 0xc22535, 0, 64 * 1024, 32, SECT_4K) },
Tom Warren808e1932020-03-20 14:20:09 -0700165 { INFO("mx25u3235f", 0xc22536, 0, 4 * 1024, 1024, SECT_4K) },
Vignesh R778572d2019-02-05 11:29:25 +0530166 { INFO("mx25u6435f", 0xc22537, 0, 64 * 1024, 128, SECT_4K) },
Robert Markod1b6b942020-10-23 14:22:38 +0530167 { INFO("mx25l12805d", 0xc22018, 0, 64 * 1024, 256, SECT_4K) },
Vladimir Vid2781c712020-09-07 08:54:58 +0200168 { INFO("mx25u12835f", 0xc22538, 0, 64 * 1024, 256, SECT_4K) },
Tien Fong Cheef9b96412022-04-27 11:56:28 +0800169 { INFO("mx25u51245g", 0xc2253a, 0, 64 * 1024, 1024, SECT_4K |
170 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Vignesh R778572d2019-02-05 11:29:25 +0530171 { INFO("mx25l12855e", 0xc22618, 0, 64 * 1024, 256, 0) },
172 { INFO("mx25l25635e", 0xc22019, 0, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
173 { INFO("mx25u25635f", 0xc22539, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_4B_OPCODES) },
Frieder Schrempf2a797752021-06-07 14:36:41 +0200174 { INFO("mx25v8035f", 0xc22314, 0, 64 * 1024, 16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
175 { INFO("mx25r1635f", 0xc22815, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Vignesh R778572d2019-02-05 11:29:25 +0530176 { INFO("mx25l25655e", 0xc22619, 0, 64 * 1024, 512, 0) },
177 { INFO("mx66l51235l", 0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
178 { INFO("mx66u51235f", 0xc2253a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Marek Vasut3d2f12c2019-03-07 23:27:46 +0100179 { INFO("mx66u2g45g", 0xc2253c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Vignesh R778572d2019-02-05 11:29:25 +0530180 { INFO("mx66l1g45g", 0xc2201b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
181 { INFO("mx25l1633e", 0xc22415, 0, 64 * 1024, 32, SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | SECT_4K) },
Ye Li8af1caa2020-05-03 21:02:56 +0800182 { INFO("mx25r6435f", 0xc22817, 0, 64 * 1024, 128, SECT_4K) },
zhengxun06abbef2021-03-23 13:16:47 +0000183 { INFO("mx66uw2g345g", 0xc2943c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) },
Vignesh R778572d2019-02-05 11:29:25 +0530184#endif
185
186#ifdef CONFIG_SPI_FLASH_STMICRO /* STMICRO */
187 /* Micron */
188 { INFO("n25q016a", 0x20bb15, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_QUAD_READ) },
189 { INFO("n25q032", 0x20ba16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) },
190 { INFO("n25q032a", 0x20bb16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) },
191 { INFO("n25q064", 0x20ba17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) },
192 { INFO("n25q064a", 0x20bb17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) },
193 { INFO("n25q128a11", 0x20bb18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) },
194 { INFO("n25q128a13", 0x20ba18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) },
Vignesh Raghavendra73d74b52019-10-11 13:28:20 +0530195 { INFO6("mt25ql256a", 0x20ba19, 0x104400, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | USE_FSR) },
196 { INFO("n25q256a", 0x20ba19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_FSR) },
197 { INFO6("mt25qu256a", 0x20bb19, 0x104400, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | USE_FSR) },
198 { INFO("n25q256ax1", 0x20bb19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | USE_FSR) },
Ashish Kumar83855202019-07-17 11:45:00 +0530199 { INFO6("mt25qu512a", 0x20bb20, 0x104400, 64 * 1024, 1024,
Kris Chaplin85886162021-10-18 03:30:18 -0700200 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES |
Vignesh Raghavendra73d74b52019-10-11 13:28:20 +0530201 USE_FSR) },
Vignesh Raghavendrad66e07c2019-10-11 13:28:18 +0530202 { INFO("n25q512a", 0x20bb20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
Vignesh Raghavendra86515932019-10-11 13:28:19 +0530203 { INFO6("mt25ql512a", 0x20ba20, 0x104400, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Vignesh Raghavendrad66e07c2019-10-11 13:28:18 +0530204 { INFO("n25q512ax3", 0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
Vignesh R778572d2019-02-05 11:29:25 +0530205 { INFO("n25q00", 0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
206 { INFO("n25q00a", 0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
Hongwei Zhang936a6452020-12-07 17:40:01 -0500207 { INFO("mt25ql01g", 0x21ba20, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
Vignesh R778572d2019-02-05 11:29:25 +0530208 { INFO("mt25qu02g", 0x20bb22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
Marek Vasute8966132021-10-05 10:58:47 +0200209 { INFO("mt25ql02g", 0x20ba22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE | SPI_NOR_4B_OPCODES) },
Pratyush Yadavf6adec12021-06-26 00:47:29 +0530210#ifdef CONFIG_SPI_FLASH_MT35XU
211 { INFO("mt35xu512aba", 0x2c5b1a, 0, 128 * 1024, 512, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES | SPI_NOR_OCTAL_DTR_READ) },
212#endif /* CONFIG_SPI_FLASH_MT35XU */
Kuldeep Singhcae3c7c2020-03-14 18:23:54 +0530213 { INFO("mt35xu02g", 0x2c5b1c, 0, 128 * 1024, 2048, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) },
Vignesh R778572d2019-02-05 11:29:25 +0530214#endif
215#ifdef CONFIG_SPI_FLASH_SPANSION /* SPANSION */
216 /* Spansion/Cypress -- single (large) sector size only, at least
217 * for the chips listed here (without boot sectors).
218 */
219 { INFO("s25sl032p", 0x010215, 0x4d00, 64 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
220 { INFO("s25sl064p", 0x010216, 0x4d00, 64 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Bacem Daassi6f3b1f42020-03-27 19:58:14 +0100221 { INFO("s25fl256s0", 0x010219, 0x4d00, 256 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
Vignesh R778572d2019-02-05 11:29:25 +0530222 { INFO("s25fl256s1", 0x010219, 0x4d01, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
Kuldeep Singh685465f2020-04-03 12:27:42 +0530223 { INFO6("s25fl512s", 0x010220, 0x4d0080, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
224 { INFO6("s25fs512s", 0x010220, 0x4d0081, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
Vignesh R778572d2019-02-05 11:29:25 +0530225 { INFO("s25fl512s_256k", 0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
226 { INFO("s25fl512s_64k", 0x010220, 0x4d01, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
227 { INFO("s25fl512s_512k", 0x010220, 0x4f00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
228 { INFO("s25sl12800", 0x012018, 0x0300, 256 * 1024, 64, 0) },
229 { INFO("s25sl12801", 0x012018, 0x0301, 64 * 1024, 256, 0) },
230 { INFO6("s25fl128s", 0x012018, 0x4d0180, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
231 { INFO("s25fl129p0", 0x012018, 0x4d00, 256 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
232 { INFO("s25fl129p1", 0x012018, 0x4d01, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
233 { INFO("s25sl008a", 0x010213, 0, 64 * 1024, 16, 0) },
234 { INFO("s25sl016a", 0x010214, 0, 64 * 1024, 32, 0) },
235 { INFO("s25sl032a", 0x010215, 0, 64 * 1024, 64, 0) },
236 { INFO("s25sl064a", 0x010216, 0, 64 * 1024, 128, 0) },
237 { INFO("s25fl116k", 0x014015, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
238 { INFO("s25fl164k", 0x014017, 0, 64 * 1024, 128, SECT_4K) },
239 { INFO("s25fl208k", 0x014014, 0, 64 * 1024, 16, SECT_4K | SPI_NOR_DUAL_READ) },
Heiko Schochera2dc8b12019-02-08 11:03:39 +0100240 { INFO("s25fl064l", 0x016017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Vignesh R778572d2019-02-05 11:29:25 +0530241 { INFO("s25fl128l", 0x016018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Takahiro Kuwanoe66c6f12021-09-30 11:23:37 +0900242 { INFO("s25fl256l", 0x016019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Takahiro Kuwanoc95a9142021-06-29 15:00:57 +0900243 { INFO6("s25hl512t", 0x342a1a, 0x0f0390, 256 * 1024, 256,
244 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES |
245 USE_CLSR) },
246 { INFO6("s25hl01gt", 0x342a1b, 0x0f0390, 256 * 1024, 512,
247 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES |
248 USE_CLSR) },
249 { INFO6("s25hl02gt", 0x342a1c, 0x0f0090, 256 * 1024, 1024,
250 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
251 { INFO6("s25hs512t", 0x342b1a, 0x0f0390, 256 * 1024, 256,
252 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES |
253 USE_CLSR) },
254 { INFO6("s25hs01gt", 0x342b1b, 0x0f0390, 256 * 1024, 512,
255 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES |
256 USE_CLSR) },
257 { INFO6("s25hs02gt", 0x342b1c, 0x0f0090, 256 * 1024, 1024,
258 SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
Pratyush Yadavea9a22f2021-06-26 00:47:28 +0530259#ifdef CONFIG_SPI_FLASH_S28HS512T
260 { INFO("s28hs512t", 0x345b1a, 0, 256 * 1024, 256, SPI_NOR_OCTAL_DTR_READ) },
261#endif
Vignesh R778572d2019-02-05 11:29:25 +0530262#endif
263#ifdef CONFIG_SPI_FLASH_SST /* SST */
264 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
265 { INFO("sst25vf040b", 0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
266 { INFO("sst25vf080b", 0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
267 { INFO("sst25vf016b", 0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
268 { INFO("sst25vf032b", 0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
269 { INFO("sst25vf064c", 0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
270 { INFO("sst25wf512", 0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
271 { INFO("sst25wf010", 0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
272 { INFO("sst25wf020", 0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
273 { INFO("sst25wf020a", 0x621612, 0, 64 * 1024, 4, SECT_4K) },
274 { INFO("sst25wf040b", 0x621613, 0, 64 * 1024, 8, SECT_4K) },
275 { INFO("sst25wf040", 0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
276 { INFO("sst25wf080", 0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
Eugeniy Paltsev718fd832019-09-09 22:33:15 +0300277 { INFO("sst26vf064b", 0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_HAS_SST26LOCK | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
278 { INFO("sst26wf016", 0xbf2651, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_HAS_SST26LOCK) },
279 { INFO("sst26wf032", 0xbf2622, 0, 64 * 1024, 64, SECT_4K | SPI_NOR_HAS_SST26LOCK) },
280 { INFO("sst26wf064", 0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_HAS_SST26LOCK) },
Vignesh R778572d2019-02-05 11:29:25 +0530281#endif
282#ifdef CONFIG_SPI_FLASH_STMICRO /* STMICRO */
283 /* ST Microelectronics -- newer production may have feature updates */
284 { INFO("m25p10", 0x202011, 0, 32 * 1024, 4, 0) },
285 { INFO("m25p20", 0x202012, 0, 64 * 1024, 4, 0) },
286 { INFO("m25p40", 0x202013, 0, 64 * 1024, 8, 0) },
287 { INFO("m25p80", 0x202014, 0, 64 * 1024, 16, 0) },
288 { INFO("m25p16", 0x202015, 0, 64 * 1024, 32, 0) },
289 { INFO("m25p32", 0x202016, 0, 64 * 1024, 64, 0) },
290 { INFO("m25p64", 0x202017, 0, 64 * 1024, 128, 0) },
291 { INFO("m25p128", 0x202018, 0, 256 * 1024, 64, 0) },
292 { INFO("m25pe16", 0x208015, 0, 64 * 1024, 32, SECT_4K) },
293 { INFO("m25px16", 0x207115, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
294 { INFO("m25px64", 0x207117, 0, 64 * 1024, 128, 0) },
295#endif
296#ifdef CONFIG_SPI_FLASH_WINBOND /* WINBOND */
297 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
298 { INFO("w25p80", 0xef2014, 0x0, 64 * 1024, 16, 0) },
299 { INFO("w25p16", 0xef2015, 0x0, 64 * 1024, 32, 0) },
300 { INFO("w25p32", 0xef2016, 0x0, 64 * 1024, 64, 0) },
301 { INFO("w25x05", 0xef3010, 0, 64 * 1024, 1, SECT_4K) },
302 { INFO("w25x40", 0xef3013, 0, 64 * 1024, 8, SECT_4K) },
303 { INFO("w25x16", 0xef3015, 0, 64 * 1024, 32, SECT_4K) },
304 {
305 INFO("w25q16dw", 0xef6015, 0, 64 * 1024, 32,
306 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
307 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
308 },
309 { INFO("w25x32", 0xef3016, 0, 64 * 1024, 64, SECT_4K) },
310 { INFO("w25q20cl", 0xef4012, 0, 64 * 1024, 4, SECT_4K) },
311 { INFO("w25q20bw", 0xef5012, 0, 64 * 1024, 4, SECT_4K) },
312 { INFO("w25q20ew", 0xef6012, 0, 64 * 1024, 4, SECT_4K) },
313 { INFO("w25q32", 0xef4016, 0, 64 * 1024, 64, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
314 {
315 INFO("w25q32dw", 0xef6016, 0, 64 * 1024, 64,
316 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
317 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
318 },
319 {
320 INFO("w25q32jv", 0xef7016, 0, 64 * 1024, 64,
321 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
322 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
323 },
Michael Walle38298562020-12-01 00:12:39 +0100324 {
325 INFO("w25q32jwm", 0xef8016, 0, 64 * 1024, 64,
326 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
327 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
328 },
Vignesh R778572d2019-02-05 11:29:25 +0530329 { INFO("w25x64", 0xef3017, 0, 64 * 1024, 128, SECT_4K) },
330 {
331 INFO("w25q64dw", 0xef6017, 0, 64 * 1024, 128,
332 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
333 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
334 },
335 {
336 INFO("w25q64jv", 0xef7017, 0, 64 * 1024, 128,
337 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
338 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
339 },
340 {
341 INFO("w25q128fw", 0xef6018, 0, 64 * 1024, 256,
342 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
343 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
344 },
345 {
346 INFO("w25q128jv", 0xef7018, 0, 64 * 1024, 256,
347 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
348 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
349 },
350 {
Marek Vasut1aa60f02022-04-24 23:39:17 +0200351 INFO("w25q128jw", 0xef8018, 0, 64 * 1024, 256,
352 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
353 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
354 },
355 {
Vignesh R778572d2019-02-05 11:29:25 +0530356 INFO("w25q256fw", 0xef6019, 0, 64 * 1024, 512,
357 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
358 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
359 },
360 {
361 INFO("w25q256jw", 0xef7019, 0, 64 * 1024, 512,
362 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
363 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
364 },
Ram Narayanand7b1d822021-11-29 21:54:58 -0800365 {
366 INFO("w25q01jv", 0xef4021, 0, 64 * 1024, 2048,
367 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
368 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
369 },
Vignesh R778572d2019-02-05 11:29:25 +0530370 { INFO("w25q80", 0xef5014, 0, 64 * 1024, 16, SECT_4K) },
371 { INFO("w25q80bl", 0xef4014, 0, 64 * 1024, 16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
372 { INFO("w25q16cl", 0xef4015, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
373 { INFO("w25q64cv", 0xef4017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Su Baochengde76ae32021-01-25 10:59:05 +0800374 { INFO("w25q128", 0xef4018, 0, 64 * 1024, 256,
375 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
376 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
377 },
Vignesh R778572d2019-02-05 11:29:25 +0530378 { INFO("w25q256", 0xef4019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Biju Das9dddead2020-09-29 11:04:02 +0100379 { INFO("w25m512jw", 0xef6119, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Lad Prabhakar1910aca2020-09-17 15:50:30 +0100380 { INFO("w25m512jv", 0xef7119, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Vignesh R778572d2019-02-05 11:29:25 +0530381#endif
382#ifdef CONFIG_SPI_FLASH_XMC
383 /* XMC (Wuhan Xinxin Semiconductor Manufacturing Corp.) */
384 { INFO("XM25QH64A", 0x207017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Reto Schneider9102cce2021-06-17 18:26:51 +0200385 { INFO("XM25QH64C", 0x204017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Vignesh R778572d2019-02-05 11:29:25 +0530386 { INFO("XM25QH128A", 0x207018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
387#endif
Chris Morgan674a9482021-08-05 16:26:41 +0800388#ifdef CONFIG_SPI_FLASH_XTX
389 /* XTX Technology (Shenzhen) Limited */
390 { INFO("xt25f128b", 0x0b4018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
391#endif
Vignesh R778572d2019-02-05 11:29:25 +0530392 { },
393};