blob: 48ae9d4cae68f676627fd199b6eed4fb30d97251 [file] [log] [blame]
Kumar Gala129ba612008-08-12 11:13:08 -05001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala129ba612008-08-12 11:13:08 -05005 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
York Sun15672c62014-04-30 14:43:49 -070014#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
16
Kumar Gala509c4c42010-05-21 04:05:14 -050017#include "../board/freescale/common/ics307_clk.h"
18
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020019#ifdef CONFIG_36BIT
Kumar Galaf9edcc12009-09-10 16:23:45 -050020#define CONFIG_PHYS_64BIT
21#endif
22
Kumar Galacb14e932010-11-12 08:22:01 -060023#ifdef CONFIG_NAND
24#define CONFIG_NAND_U_BOOT
25#define CONFIG_RAMBOOT_NAND
26#ifdef CONFIG_NAND_SPL
27#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
28#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
29#else
Masahiro Yamada4a377552014-02-25 19:26:48 +090030#define CONFIG_SYS_LDSCRIPT $(CPUDIR)/u-boot-nand.lds
Kumar Galacb14e932010-11-12 08:22:01 -060031#define CONFIG_SYS_TEXT_BASE 0xf8f82000
32#endif /* CONFIG_NAND_SPL */
33#endif
34
35#ifndef CONFIG_SYS_TEXT_BASE
York Sun18025752014-04-25 12:06:17 -070036#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Galacb14e932010-11-12 08:22:01 -060037#endif
38
Kumar Gala7a577fd2011-01-12 02:48:53 -060039#ifndef CONFIG_RESET_VECTOR_ADDRESS
40#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
41#endif
42
Kumar Galacb14e932010-11-12 08:22:01 -060043#ifndef CONFIG_SYS_MONITOR_BASE
44#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
45#endif
46
Kumar Gala129ba612008-08-12 11:13:08 -050047/* High Level Configuration Options */
48#define CONFIG_BOOKE 1 /* BOOKE */
49#define CONFIG_E500 1 /* BOOKE e500 family */
Kumar Gala129ba612008-08-12 11:13:08 -050050#define CONFIG_MPC8572 1
51#define CONFIG_MPC8572DS 1
52#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala129ba612008-08-12 11:13:08 -050053
Kumar Galac51fc5d2009-01-23 14:22:13 -060054#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Gala129ba612008-08-12 11:13:08 -050055#define CONFIG_PCI 1 /* Enable PCI/PCIE */
56#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
57#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
58#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
59#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000060#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala129ba612008-08-12 11:13:08 -050061#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050062#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala129ba612008-08-12 11:13:08 -050063
64#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
65
66#define CONFIG_TSEC_ENET /* tsec ethernet support */
67#define CONFIG_ENV_OVERWRITE
68
Kumar Gala509c4c42010-05-21 04:05:14 -050069#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
70#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wang4ca06602008-10-03 12:37:41 -040071#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala129ba612008-08-12 11:13:08 -050072
73/*
74 * These can be toggled for performance analysis, otherwise use default.
75 */
76#define CONFIG_L2_CACHE /* toggle L2 cache */
77#define CONFIG_BTB /* toggle branch predition */
Kumar Gala129ba612008-08-12 11:13:08 -050078
79#define CONFIG_ENABLE_36BIT_PHYS 1
80
Kumar Gala18af1c52009-01-23 14:22:14 -060081#ifdef CONFIG_PHYS_64BIT
82#define CONFIG_ADDR_MAP 1
83#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
84#endif
85
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
87#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala129ba612008-08-12 11:13:08 -050088#define CONFIG_PANIC_HANG /* do not reset board on panic */
89
90/*
Kumar Galacb14e932010-11-12 08:22:01 -060091 * Config the L2 Cache as L2 SRAM
92 */
93#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
94#ifdef CONFIG_PHYS_64BIT
95#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
96#else
97#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
98#endif
99#define CONFIG_SYS_L2_SIZE (512 << 10)
100#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
101
Timur Tabie46fedf2011-08-04 18:03:41 -0500102#define CONFIG_SYS_CCSRBAR 0xffe00000
103#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala129ba612008-08-12 11:13:08 -0500104
Kumar Gala8d22ddc2011-11-09 09:10:49 -0600105#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -0500106#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Galacb14e932010-11-12 08:22:01 -0600107#endif
108
Kumar Gala129ba612008-08-12 11:13:08 -0500109/* DDR Setup */
Kumar Galaf8523cb2009-02-06 09:56:35 -0600110#define CONFIG_VERY_BIG_RAM
York Sun5614e712013-09-30 09:22:09 -0700111#define CONFIG_SYS_FSL_DDR2
Kumar Gala129ba612008-08-12 11:13:08 -0500112#undef CONFIG_FSL_DDR_INTERACTIVE
113#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
114#define CONFIG_DDR_SPD
Kumar Gala129ba612008-08-12 11:13:08 -0500115
York Sund34897d2011-01-25 21:51:29 -0800116#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800117#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala129ba612008-08-12 11:13:08 -0500118#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
121#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala129ba612008-08-12 11:13:08 -0500122
123#define CONFIG_NUM_DDR_CONTROLLERS 2
124#define CONFIG_DIMM_SLOTS_PER_CTLR 1
125#define CONFIG_CHIP_SELECTS_PER_CTRL 2
126
127/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500129#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
130#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
131
132/* These are used when DDR doesn't use SPD. */
Dave Liudc889e82008-11-28 20:16:58 +0800133#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
134#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
135#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
136#define CONFIG_SYS_DDR_TIMING_3 0x00020000
137#define CONFIG_SYS_DDR_TIMING_0 0x00260802
138#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
139#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
140#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800142#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liudc889e82008-11-28 20:16:58 +0800144#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
145#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800147#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
148#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala129ba612008-08-12 11:13:08 -0500149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
151#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
152#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala129ba612008-08-12 11:13:08 -0500153
154/*
Kumar Gala129ba612008-08-12 11:13:08 -0500155 * Make sure required options are set
156 */
157#ifndef CONFIG_SPD_EEPROM
158#error ("CONFIG_SPD_EEPROM is required")
159#endif
160
161#undef CONFIG_CLOCKS_IN_MHZ
162
163/*
164 * Memory map
165 *
166 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
167 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
168 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
169 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
170 *
171 * Localbus cacheable (TBD)
172 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
173 *
174 * Localbus non-cacheable
175 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
176 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100177 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala129ba612008-08-12 11:13:08 -0500178 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
179 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
180 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
181 */
182
183/*
184 * Local Bus Definitions
185 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala18af1c52009-01-23 14:22:14 -0600187#ifdef CONFIG_PHYS_64BIT
188#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
189#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600190#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600191#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500192
Kumar Galacb14e932010-11-12 08:22:01 -0600193
194#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000195 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Galacb14e932010-11-12 08:22:01 -0600196#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500197
Kumar Galac953ddf2008-12-02 14:19:34 -0600198#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
199#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500200
Kumar Gala18af1c52009-01-23 14:22:14 -0600201#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala129ba612008-08-12 11:13:08 -0500203#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
206#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
207#undef CONFIG_SYS_FLASH_CHECKSUM
208#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
209#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala129ba612008-08-12 11:13:08 -0500210
Kumar Galacb14e932010-11-12 08:22:01 -0600211#if defined(CONFIG_RAMBOOT_NAND)
212#define CONFIG_SYS_RAMBOOT
213#define CONFIG_SYS_EXTRA_ENV_RELOC
214#else
215#undef CONFIG_SYS_RAMBOOT
216#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500217
218#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_CFI
220#define CONFIG_SYS_FLASH_EMPTY_INFO
221#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala129ba612008-08-12 11:13:08 -0500222
223#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
224
Kumar Gala558710b2010-11-19 08:53:25 -0600225#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala129ba612008-08-12 11:13:08 -0500226#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
227#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala18af1c52009-01-23 14:22:14 -0600228#ifdef CONFIG_PHYS_64BIT
229#define PIXIS_BASE_PHYS 0xfffdf0000ull
230#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600231#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600232#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500233
Kumar Gala52b565f2008-12-02 14:19:33 -0600234#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala129ba612008-08-12 11:13:08 -0500236
237#define PIXIS_ID 0x0 /* Board ID at offset 0 */
238#define PIXIS_VER 0x1 /* Board version at offset 1 */
239#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
240#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
241#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
242#define PIXIS_PWR 0x5 /* PIXIS Power status register */
243#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
244#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
245#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
246#define PIXIS_VCTL 0x10 /* VELA Control Register */
247#define PIXIS_VSTAT 0x11 /* VELA Status Register */
248#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
249#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
250#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
251#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500252#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
253#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
254#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
255#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
256#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500257#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
258#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
259#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
260#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
261#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
262#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
263#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
264#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
265#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
266#define PIXIS_VWATCH 0x24 /* Watchdog Register */
267#define PIXIS_LED 0x25 /* LED Register */
268
Kumar Galacb14e932010-11-12 08:22:01 -0600269#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
270
Kumar Gala129ba612008-08-12 11:13:08 -0500271/* old pixis referenced names */
272#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
273#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yu7e183ca2008-10-10 11:40:59 +0800275#define PIXIS_VSPEED2_TSEC1SER 0x8
276#define PIXIS_VSPEED2_TSEC2SER 0x4
277#define PIXIS_VSPEED2_TSEC3SER 0x2
278#define PIXIS_VSPEED2_TSEC4SER 0x1
279#define PIXIS_VCFGEN1_TSEC1SER 0x20
280#define PIXIS_VCFGEN1_TSEC2SER 0x20
281#define PIXIS_VCFGEN1_TSEC3SER 0x20
282#define PIXIS_VCFGEN1_TSEC4SER 0x20
283#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
284 | PIXIS_VSPEED2_TSEC2SER \
285 | PIXIS_VSPEED2_TSEC3SER \
286 | PIXIS_VSPEED2_TSEC4SER)
287#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
288 | PIXIS_VCFGEN1_TSEC2SER \
289 | PIXIS_VCFGEN1_TSEC3SER \
290 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala129ba612008-08-12 11:13:08 -0500291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_INIT_RAM_LOCK 1
293#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200294#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala129ba612008-08-12 11:13:08 -0500295
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200296#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
300#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala129ba612008-08-12 11:13:08 -0500301
Kumar Galacb14e932010-11-12 08:22:01 -0600302#ifndef CONFIG_NAND_SPL
Haiying Wangc013b742008-10-29 13:32:59 -0400303#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600304#ifdef CONFIG_PHYS_64BIT
305#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
306#else
Haiying Wangc013b742008-10-29 13:32:59 -0400307#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600308#endif
Kumar Galacb14e932010-11-12 08:22:01 -0600309#else
310#define CONFIG_SYS_NAND_BASE 0xfff00000
311#ifdef CONFIG_PHYS_64BIT
312#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
313#else
314#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
315#endif
316#endif
317
Haiying Wangc013b742008-10-29 13:32:59 -0400318#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
319 CONFIG_SYS_NAND_BASE + 0x40000, \
320 CONFIG_SYS_NAND_BASE + 0x80000,\
321 CONFIG_SYS_NAND_BASE + 0xC0000}
322#define CONFIG_SYS_MAX_NAND_DEVICE 4
Haiying Wangc013b742008-10-29 13:32:59 -0400323#define CONFIG_MTD_NAND_VERIFY_WRITE
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100324#define CONFIG_CMD_NAND 1
325#define CONFIG_NAND_FSL_ELBC 1
Haiying Wangc013b742008-10-29 13:32:59 -0400326#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530327#define CONFIG_SYS_NAND_MAX_OOBFREE 5
328#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wangc013b742008-10-29 13:32:59 -0400329
Kumar Galacb14e932010-11-12 08:22:01 -0600330/* NAND boot: 4K NAND loader config */
331#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
332#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
333#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
334#define CONFIG_SYS_NAND_U_BOOT_START \
335 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
336#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
337#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
338#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
339
340
Haiying Wangc013b742008-10-29 13:32:59 -0400341/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500342#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100343 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
344 | BR_PS_8 /* Port Size = 8 bit */ \
345 | BR_MS_FCM /* MSEL = FCM */ \
346 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500347#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100348 | OR_FCM_PGS /* Large Page*/ \
349 | OR_FCM_CSCT \
350 | OR_FCM_CST \
351 | OR_FCM_CHT \
352 | OR_FCM_SCY_1 \
353 | OR_FCM_TRLX \
354 | OR_FCM_EHTR)
Haiying Wangc013b742008-10-29 13:32:59 -0400355
Kumar Galacb14e932010-11-12 08:22:01 -0600356#ifdef CONFIG_RAMBOOT_NAND
Matthew McClintocka3055c52011-04-05 14:39:33 -0500357#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
358#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Kumar Galacb14e932010-11-12 08:22:01 -0600359#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
360#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
361#else
362#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
363#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500364#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
365#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Kumar Galacb14e932010-11-12 08:22:01 -0600366#endif
Timur Tabi7ee41102012-07-06 07:39:26 +0000367#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100368 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
369 | BR_PS_8 /* Port Size = 8 bit */ \
370 | BR_MS_FCM /* MSEL = FCM */ \
371 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500372#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000373#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100374 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
375 | BR_PS_8 /* Port Size = 8 bit */ \
376 | BR_MS_FCM /* MSEL = FCM */ \
377 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500378#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400379
Timur Tabi7ee41102012-07-06 07:39:26 +0000380#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100381 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
382 | BR_PS_8 /* Port Size = 8 bit */ \
383 | BR_MS_FCM /* MSEL = FCM */ \
384 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500385#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400386
387
Kumar Gala129ba612008-08-12 11:13:08 -0500388/* Serial Port - controlled on board with jumper J8
389 * open - index 2
390 * shorted - index 1
391 */
392#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_NS16550
394#define CONFIG_SYS_NS16550_SERIAL
395#define CONFIG_SYS_NS16550_REG_SIZE 1
396#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galacb14e932010-11-12 08:22:01 -0600397#ifdef CONFIG_NAND_SPL
398#define CONFIG_NS16550_MIN_FUNCTIONS
399#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500400
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala129ba612008-08-12 11:13:08 -0500402 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
403
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
405#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala129ba612008-08-12 11:13:08 -0500406
407/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_HUSH_PARSER
Kumar Gala129ba612008-08-12 11:13:08 -0500409
410/*
411 * Pass open firmware flat tree
412 */
413#define CONFIG_OF_LIBFDT 1
414#define CONFIG_OF_BOARD_SETUP 1
415#define CONFIG_OF_STDOUT_VIA_ALIAS 1
416
Kumar Gala129ba612008-08-12 11:13:08 -0500417/* new uImage format support */
418#define CONFIG_FIT 1
419#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
420
421/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200422#define CONFIG_SYS_I2C
423#define CONFIG_SYS_I2C_FSL
424#define CONFIG_SYS_FSL_I2C_SPEED 400000
425#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
426#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
427#define CONFIG_SYS_FSL_I2C2_SPEED 400000
428#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
429#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
430#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala129ba612008-08-12 11:13:08 -0500432
433/*
Haiying Wang445a7b32008-10-03 11:47:30 -0400434 * I2C2 EEPROM
435 */
436#define CONFIG_ID_EEPROM
437#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang445a7b32008-10-03 11:47:30 -0400439#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
441#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
442#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang445a7b32008-10-03 11:47:30 -0400443
444/*
Kumar Gala129ba612008-08-12 11:13:08 -0500445 * General PCI
446 * Memory space is mapped 1-1, but I/O space must start from 0.
447 */
448
Kumar Gala129ba612008-08-12 11:13:08 -0500449/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600450#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600451#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600452#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500453#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600454#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
455#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600456#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600457#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600458#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600460#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600461#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600462#ifdef CONFIG_PHYS_64BIT
463#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
464#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600466#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500468
469/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600470#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600471#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600472#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500473#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600474#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
475#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600476#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600477#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600478#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600480#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600481#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600482#ifdef CONFIG_PHYS_64BIT
483#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
484#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Gala18af1c52009-01-23 14:22:14 -0600486#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200487#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500488
489/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600490#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600491#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600492#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500493#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600494#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
495#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600496#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600497#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600498#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200499#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600500#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600501#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600502#ifdef CONFIG_PHYS_64BIT
503#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
504#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200505#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Gala18af1c52009-01-23 14:22:14 -0600506#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500508
509#if defined(CONFIG_PCI)
510
511/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600512#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala129ba612008-08-12 11:13:08 -0500513
514/* video */
515#define CONFIG_VIDEO
516
517#if defined(CONFIG_VIDEO)
518#define CONFIG_BIOSEMU
519#define CONFIG_CFB_CONSOLE
520#define CONFIG_VIDEO_SW_CURSOR
521#define CONFIG_VGA_AS_SINGLE_DEVICE
522#define CONFIG_ATI_RADEON_FB
523#define CONFIG_VIDEO_LOGO
524/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200525#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500526#endif
527
Kumar Gala129ba612008-08-12 11:13:08 -0500528#define CONFIG_PCI_PNP /* do pci plug-and-play */
529
530#undef CONFIG_EEPRO100
531#undef CONFIG_TULIP
532#undef CONFIG_RTL8139
Kumar Gala16855ec2010-11-09 23:19:50 -0600533#define CONFIG_E1000 /* Define e1000 pci Ethernet card */
Kumar Gala129ba612008-08-12 11:13:08 -0500534
Kumar Gala129ba612008-08-12 11:13:08 -0500535#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600536 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
537 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala129ba612008-08-12 11:13:08 -0500538 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
539#endif
540
541#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
542#define CONFIG_DOS_PARTITION
543#define CONFIG_SCSI_AHCI
544
545#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500546#define CONFIG_LIBATA
Kumar Gala129ba612008-08-12 11:13:08 -0500547#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200548#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
549#define CONFIG_SYS_SCSI_MAX_LUN 1
550#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
551#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala129ba612008-08-12 11:13:08 -0500552#endif /* SCSI */
553
554#endif /* CONFIG_PCI */
555
556
557#if defined(CONFIG_TSEC_ENET)
558
Kumar Gala129ba612008-08-12 11:13:08 -0500559#define CONFIG_MII 1 /* MII PHY management */
560#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
561#define CONFIG_TSEC1 1
562#define CONFIG_TSEC1_NAME "eTSEC1"
563#define CONFIG_TSEC2 1
564#define CONFIG_TSEC2_NAME "eTSEC2"
565#define CONFIG_TSEC3 1
566#define CONFIG_TSEC3_NAME "eTSEC3"
567#define CONFIG_TSEC4 1
568#define CONFIG_TSEC4_NAME "eTSEC4"
569
Liu Yu7e183ca2008-10-10 11:40:59 +0800570#define CONFIG_PIXIS_SGMII_CMD
571#define CONFIG_FSL_SGMII_RISER 1
572#define SGMII_RISER_PHY_OFFSET 0x1c
573
574#ifdef CONFIG_FSL_SGMII_RISER
575#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
576#endif
577
Kumar Gala129ba612008-08-12 11:13:08 -0500578#define TSEC1_PHY_ADDR 0
579#define TSEC2_PHY_ADDR 1
580#define TSEC3_PHY_ADDR 2
581#define TSEC4_PHY_ADDR 3
582
583#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
584#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
585#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
586#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
587
588#define TSEC1_PHYIDX 0
589#define TSEC2_PHYIDX 0
590#define TSEC3_PHYIDX 0
591#define TSEC4_PHYIDX 0
592
593#define CONFIG_ETHPRIME "eTSEC1"
594
595#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
596#endif /* CONFIG_TSEC_ENET */
597
598/*
599 * Environment
600 */
Kumar Galacb14e932010-11-12 08:22:01 -0600601
602#if defined(CONFIG_SYS_RAMBOOT)
603#if defined(CONFIG_RAMBOOT_NAND)
604#define CONFIG_ENV_IS_IN_NAND 1
605#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
606#define CONFIG_ENV_OFFSET ((512 * 1024)\
607 + CONFIG_SYS_NAND_BLOCK_SIZE)
Kumar Gala129ba612008-08-12 11:13:08 -0500608#endif
Kumar Galacb14e932010-11-12 08:22:01 -0600609
610#else
611 #define CONFIG_ENV_IS_IN_FLASH 1
612 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
613 #define CONFIG_ENV_ADDR 0xfff80000
614 #else
615 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
616 #endif
617 #define CONFIG_ENV_SIZE 0x2000
618 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
619#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500620
621#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200622#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala129ba612008-08-12 11:13:08 -0500623
624/*
625 * Command line configuration.
626 */
627#include <config_cmd_default.h>
628
York Sun67f94472011-01-26 00:14:57 -0600629#define CONFIG_CMD_ERRATA
Kumar Gala129ba612008-08-12 11:13:08 -0500630#define CONFIG_CMD_IRQ
631#define CONFIG_CMD_PING
632#define CONFIG_CMD_I2C
633#define CONFIG_CMD_MII
634#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500635#define CONFIG_CMD_SETEXPR
Becky Bruce199e2622010-06-17 11:37:25 -0500636#define CONFIG_CMD_REGINFO
Kumar Gala129ba612008-08-12 11:13:08 -0500637
638#if defined(CONFIG_PCI)
639#define CONFIG_CMD_PCI
Kumar Gala129ba612008-08-12 11:13:08 -0500640#define CONFIG_CMD_NET
641#define CONFIG_CMD_SCSI
642#define CONFIG_CMD_EXT2
643#endif
644
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800645/*
646 * USB
647 */
648#define CONFIG_USB_EHCI
649
650#ifdef CONFIG_USB_EHCI
651#define CONFIG_CMD_USB
652#define CONFIG_USB_EHCI_PCI
653#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
654#define CONFIG_USB_STORAGE
655#define CONFIG_PCI_EHCI_DEVICE 0
656#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
657#endif
658
Kumar Gala129ba612008-08-12 11:13:08 -0500659#undef CONFIG_WATCHDOG /* watchdog disabled */
660
661/*
662 * Miscellaneous configurable options
663 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200664#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500665#define CONFIG_CMDLINE_EDITING /* Command-line editing */
666#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200667#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala129ba612008-08-12 11:13:08 -0500668#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200669#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala129ba612008-08-12 11:13:08 -0500670#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200671#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala129ba612008-08-12 11:13:08 -0500672#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200673#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
674#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
675#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Gala129ba612008-08-12 11:13:08 -0500676
677/*
678 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500679 * have to be in the first 64 MB of memory, since this is
Kumar Gala129ba612008-08-12 11:13:08 -0500680 * the maximum mapped by the Linux kernel during initialization.
681 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500682#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
683#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala129ba612008-08-12 11:13:08 -0500684
Kumar Gala129ba612008-08-12 11:13:08 -0500685#if defined(CONFIG_CMD_KGDB)
686#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala129ba612008-08-12 11:13:08 -0500687#endif
688
689/*
690 * Environment Configuration
691 */
692
693/* The mac addresses for all ethernet interface */
694#if defined(CONFIG_TSEC_ENET)
695#define CONFIG_HAS_ETH0
696#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
697#define CONFIG_HAS_ETH1
698#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
699#define CONFIG_HAS_ETH2
700#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
701#define CONFIG_HAS_ETH3
702#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
703#endif
704
705#define CONFIG_IPADDR 192.168.1.254
706
707#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000708#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000709#define CONFIG_BOOTFILE "uImage"
Kumar Gala129ba612008-08-12 11:13:08 -0500710#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
711
712#define CONFIG_SERVERIP 192.168.1.1
713#define CONFIG_GATEWAYIP 192.168.1.1
714#define CONFIG_NETMASK 255.255.255.0
715
716/* default location for tftp and bootm */
717#define CONFIG_LOADADDR 1000000
718
719#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
720#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
721
722#define CONFIG_BAUDRATE 115200
723
724#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia238e1462012-12-20 19:36:12 +0000725"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200726"netdev=eth0\0" \
727"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
728"tftpflash=tftpboot $loadaddr $uboot; " \
729 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
730 " +$filesize; " \
731 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
732 " +$filesize; " \
733 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
734 " $filesize; " \
735 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
736 " +$filesize; " \
737 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
738 " $filesize\0" \
739"consoledev=ttyS0\0" \
740"ramdiskaddr=2000000\0" \
741"ramdiskfile=8572ds/ramdisk.uboot\0" \
742"fdtaddr=c00000\0" \
743"fdtfile=8572ds/mpc8572ds.dtb\0" \
744"bdev=sda3\0"
Kumar Gala129ba612008-08-12 11:13:08 -0500745
746#define CONFIG_HDBOOT \
747 "setenv bootargs root=/dev/$bdev rw " \
748 "console=$consoledev,$baudrate $othbootargs;" \
749 "tftp $loadaddr $bootfile;" \
750 "tftp $fdtaddr $fdtfile;" \
751 "bootm $loadaddr - $fdtaddr"
752
753#define CONFIG_NFSBOOTCOMMAND \
754 "setenv bootargs root=/dev/nfs rw " \
755 "nfsroot=$serverip:$rootpath " \
756 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
757 "console=$consoledev,$baudrate $othbootargs;" \
758 "tftp $loadaddr $bootfile;" \
759 "tftp $fdtaddr $fdtfile;" \
760 "bootm $loadaddr - $fdtaddr"
761
762#define CONFIG_RAMBOOTCOMMAND \
763 "setenv bootargs root=/dev/ram rw " \
764 "console=$consoledev,$baudrate $othbootargs;" \
765 "tftp $ramdiskaddr $ramdiskfile;" \
766 "tftp $loadaddr $bootfile;" \
767 "tftp $fdtaddr $fdtfile;" \
768 "bootm $loadaddr $ramdiskaddr $fdtaddr"
769
770#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
771
772#endif /* __CONFIG_H */