blob: acac4a7108335bf768372949873515d1abb04016 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5095ee02014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5095ee02014-09-08 14:08:45 +02004 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02007
Pavel Machek5095ee02014-09-08 14:08:45 +02008/*
9 * High level configuration
10 */
Pavel Machek5095ee02014-09-08 14:08:45 +020011#define CONFIG_CLOCKS
12
Pavel Machek5095ee02014-09-08 14:08:45 +020013#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
14
15#define CONFIG_TIMESTAMP /* Print image info with timestamp */
16
Marek Vasutdc0a1a02016-02-11 13:59:46 +010017/* add target to build it automatically upon "make" */
18#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
19
Pavel Machek5095ee02014-09-08 14:08:45 +020020/*
21 * Memory configurations
22 */
23#define CONFIG_NR_DRAM_BANKS 1
24#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010025#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020026#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
27#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan1b259402017-04-26 02:44:46 +080028#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5095ee02014-09-08 14:08:45 +020029#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasut7599b532015-07-12 15:23:28 +020030#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan1b259402017-04-26 02:44:46 +080031#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
32#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
33#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
34#endif
Marek Vasut7599b532015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_SP_ADDR \
Marek Vasut768f23d2018-04-26 22:23:05 +020036 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Pavel Machek5095ee02014-09-08 14:08:45 +020037
38#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5095ee02014-09-08 14:08:45 +020039
40/*
41 * U-Boot general configurations
42 */
Pavel Machek5095ee02014-09-08 14:08:45 +020043#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020044 /* Print buffer size */
45#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
46#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
47 /* Boot argument buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020048
Marek Vasutea082342015-12-05 20:08:21 +010049#ifndef CONFIG_SYS_HOSTNAME
50#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
51#endif
52
Pavel Machek5095ee02014-09-08 14:08:45 +020053/*
54 * Cache
55 */
Pavel Machek5095ee02014-09-08 14:08:45 +020056#define CONFIG_SYS_L2_PL310
57#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
58
59/*
Marek Vasut8a78ca92014-09-27 01:18:29 +020060 * EPCS/EPCQx1 Serial Flash Controller
61 */
62#ifdef CONFIG_ALTERA_SPI
Marek Vasut8a78ca92014-09-27 01:18:29 +020063#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasut8a78ca92014-09-27 01:18:29 +020064/*
65 * The base address is configurable in QSys, each board must specify the
66 * base address based on it's particular FPGA configuration. Please note
67 * that the address here is incremented by 0x400 from the Base address
68 * selected in QSys, since the SPI registers are at offset +0x400.
69 * #define CONFIG_SYS_SPI_BASE 0xff240400
70 */
71#endif
72
73/*
Pavel Machek5095ee02014-09-08 14:08:45 +020074 * Ethernet on SoC (EMAC)
75 */
Marek Vasutf7917322018-04-23 01:26:10 +020076#ifdef CONFIG_CMD_NET
Pavel Machek5095ee02014-09-08 14:08:45 +020077#define CONFIG_DW_ALTDESCRIPTOR
78#define CONFIG_MII
Pavel Machek5095ee02014-09-08 14:08:45 +020079#endif
80
81/*
82 * FPGA Driver
83 */
84#ifdef CONFIG_CMD_FPGA
Pavel Machek5095ee02014-09-08 14:08:45 +020085#define CONFIG_FPGA_COUNT 1
86#endif
Tien Fong Chee9af91b72017-07-26 13:05:44 +080087
Pavel Machek5095ee02014-09-08 14:08:45 +020088/*
89 * L4 OSC1 Timer 0
90 */
91/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
92#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
93#define CONFIG_SYS_TIMER_COUNTS_DOWN
94#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Pavel Machek5095ee02014-09-08 14:08:45 +020095#define CONFIG_SYS_TIMER_RATE 25000000
Pavel Machek5095ee02014-09-08 14:08:45 +020096
97/*
98 * L4 Watchdog
99 */
100#ifdef CONFIG_HW_WATCHDOG
101#define CONFIG_DESIGNWARE_WATCHDOG
102#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
103#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenkoea926512017-07-05 20:44:08 +0300104#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5095ee02014-09-08 14:08:45 +0200105#endif
106
107/*
108 * MMC Driver
109 */
110#ifdef CONFIG_CMD_MMC
Pavel Machek5095ee02014-09-08 14:08:45 +0200111#define CONFIG_BOUNCE_BUFFER
Pavel Machek5095ee02014-09-08 14:08:45 +0200112/* FIXME */
113/* using smaller max blk cnt to avoid flooding the limited stack we have */
114#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
115#endif
116
Stefan Roese7fb0f592014-11-07 12:37:52 +0100117/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100118 * NAND Support
119 */
120#ifdef CONFIG_NAND_DENALI
121#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasutc339ea52015-12-20 04:00:46 +0100122#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasutc339ea52015-12-20 04:00:46 +0100123#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
124#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasutc339ea52015-12-20 04:00:46 +0100125#endif
126
127/*
Stefan Roeseebcaf962014-10-30 09:33:13 +0100128 * I2C support
129 */
Dinh Nguyen28789422018-04-04 17:18:21 -0500130#ifndef CONFIG_DM_I2C
Stefan Roeseebcaf962014-10-30 09:33:13 +0100131#define CONFIG_SYS_I2C
Stefan Roeseebcaf962014-10-30 09:33:13 +0100132#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
133#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
134#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
135#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
136/* Using standard mode which the speed up to 100Kb/s */
137#define CONFIG_SYS_I2C_SPEED 100000
138#define CONFIG_SYS_I2C_SPEED1 100000
139#define CONFIG_SYS_I2C_SPEED2 100000
140#define CONFIG_SYS_I2C_SPEED3 100000
141/* Address of device when used as slave */
142#define CONFIG_SYS_I2C_SLAVE 0x02
143#define CONFIG_SYS_I2C_SLAVE1 0x02
144#define CONFIG_SYS_I2C_SLAVE2 0x02
145#define CONFIG_SYS_I2C_SLAVE3 0x02
146#ifndef __ASSEMBLY__
147/* Clock supplied to I2C controller in unit of MHz */
148unsigned int cm_get_l4_sp_clk_hz(void);
149#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
150#endif
Dinh Nguyen28789422018-04-04 17:18:21 -0500151#endif /* CONFIG_DM_I2C */
Stefan Roeseebcaf962014-10-30 09:33:13 +0100152
Pavel Machek5095ee02014-09-08 14:08:45 +0200153/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100154 * QSPI support
155 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100156/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutcbc95442015-07-21 16:17:39 +0200157#ifndef CONFIG_SPL_BUILD
Stefan Roese7fb0f592014-11-07 12:37:52 +0100158#define CONFIG_SPI_FLASH_MTD
Marek Vasut55b43122015-07-24 06:15:14 +0200159#define CONFIG_MTD_DEVICE
160#define CONFIG_MTD_PARTITIONS
Marek Vasutcbc95442015-07-21 16:17:39 +0200161#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100162/* QSPI reference clock */
163#ifndef __ASSEMBLY__
164unsigned int cm_get_qspi_controller_clk_hz(void);
165#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
166#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100167
Marek Vasut0c745d02015-08-19 23:23:53 +0200168/*
169 * Designware SPI support
170 */
Stefan Roesea6e73592014-11-07 13:50:34 +0100171
Stefan Roese7fb0f592014-11-07 12:37:52 +0100172/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200173 * Serial Driver
174 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200175#define CONFIG_SYS_NS16550_SERIAL
Pavel Machek5095ee02014-09-08 14:08:45 +0200176
177/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200178 * USB
179 */
Marek Vasut20cadbb2014-10-24 23:34:25 +0200180
181/*
Marek Vasut0223a952014-11-04 04:25:09 +0100182 * USB Gadget (DFU, UMS)
183 */
184#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut55ce55f2016-10-29 21:15:56 +0200185#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut0223a952014-11-04 04:25:09 +0100186#define DFU_DEFAULT_POLL_TIMEOUT 300
187
188/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300189#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
190#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100191#endif
192
193/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200194 * U-Boot environment
195 */
Stefan Roeseead2fb22016-03-03 16:57:38 +0100196#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700197#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roeseead2fb22016-03-03 16:57:38 +0100198#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200199
Chin Liang See79cc48e2015-12-21 21:02:45 +0800200/* Environment for SDMMC boot */
201#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700202#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
203#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang See79cc48e2015-12-21 21:02:45 +0800204#endif
205
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800206/* Environment for QSPI boot */
207#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
208#define CONFIG_ENV_OFFSET 0x00100000
209#define CONFIG_ENV_SECT_SIZE (64 * 1024)
210#endif
211
Pavel Machek5095ee02014-09-08 14:08:45 +0200212/*
Chin Liang See55702fe2015-12-21 23:01:51 +0800213 * mtd partitioning for serial NOR flash
214 *
215 * device nor0 <ff705000.spi.0>, # parts = 6
216 * #: name size offset mask_flags
217 * 0: u-boot 0x00100000 0x00000000 0
218 * 1: env1 0x00040000 0x00100000 0
219 * 2: env2 0x00040000 0x00140000 0
220 * 3: UBI 0x03e80000 0x00180000 0
221 * 4: boot 0x00e80000 0x00180000 0
222 * 5: rootfs 0x01000000 0x01000000 0
223 *
224 */
Chin Liang See55702fe2015-12-21 23:01:51 +0800225
226/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200227 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200228 *
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800229 * SRAM Memory layout for gen 5:
Marek Vasut34584d12014-10-16 12:25:40 +0200230 *
231 * 0xFFFF_0000 ...... Start of SRAM
232 * 0xFFFF_xxxx ...... Top of stack (grows down)
233 * 0xFFFF_yyyy ...... Malloc area
234 * 0xFFFF_zzzz ...... Global Data
235 * 0xFFFF_FF00 ...... End of SRAM
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800236 *
237 * SRAM Memory layout for Arria 10:
238 * 0xFFE0_0000 ...... Start of SRAM (bottom)
239 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
240 * 0xFFEy_yyyy ...... Global Data
241 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
242 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5095ee02014-09-08 14:08:45 +0200243 */
Marek Vasut34584d12014-10-16 12:25:40 +0200244#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan1b259402017-04-26 02:44:46 +0800245#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5095ee02014-09-08 14:08:45 +0200246
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800247#if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
248/* SPL memory allocation configuration, this is for FAT implementation */
249#ifndef CONFIG_SYS_SPL_MALLOC_START
250#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
251#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_SIZE - \
252 CONFIG_SYS_SPL_MALLOC_SIZE + \
253 CONFIG_SYS_INIT_RAM_ADDR)
254#endif
255#endif
256
Marek Vasutd3f34e72015-07-10 00:04:23 +0200257/* SPL SDMMC boot support */
258#ifdef CONFIG_SPL_MMC_SUPPORT
259#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasutd3f34e72015-07-10 00:04:23 +0200260#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreen451e8242017-04-13 07:30:29 -0700261#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
262#endif
263#else
264#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
265#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasutd3f34e72015-07-10 00:04:23 +0200266#endif
267#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200268
Marek Vasut346d6f52015-07-21 07:50:03 +0200269/* SPL QSPI boot support */
270#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasut346d6f52015-07-21 07:50:03 +0200271#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
272#endif
273
Marek Vasutc339ea52015-12-20 04:00:46 +0100274/* SPL NAND boot support */
275#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasutc339ea52015-12-20 04:00:46 +0100276#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
277#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
278#endif
279
Dinh Nguyena717b812015-03-30 17:01:12 -0500280/*
281 * Stack setup
282 */
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800283#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Dinh Nguyena717b812015-03-30 17:01:12 -0500284#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800285#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
286#define CONFIG_SPL_STACK CONFIG_SYS_SPL_MALLOC_START
287#endif
Dinh Nguyena717b812015-03-30 17:01:12 -0500288
Dalon Westergreen451e8242017-04-13 07:30:29 -0700289/* Extra Environment */
290#ifndef CONFIG_SPL_BUILD
Dalon Westergreen451e8242017-04-13 07:30:29 -0700291
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100292#ifdef CONFIG_CMD_DHCP
293#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
294#else
295#define BOOT_TARGET_DEVICES_DHCP(func)
296#endif
297
Joe Hershberger86271b32018-04-13 15:26:40 -0500298#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700299#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
300#else
301#define BOOT_TARGET_DEVICES_PXE(func)
302#endif
303
304#ifdef CONFIG_CMD_MMC
305#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
306#else
307#define BOOT_TARGET_DEVICES_MMC(func)
308#endif
309
310#define BOOT_TARGET_DEVICES(func) \
311 BOOT_TARGET_DEVICES_MMC(func) \
312 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100313 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700314
315#include <config_distro_bootcmd.h>
316
317#ifndef CONFIG_EXTRA_ENV_SETTINGS
318#define CONFIG_EXTRA_ENV_SETTINGS \
319 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
320 "bootm_size=0xa000000\0" \
321 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
322 "fdt_addr_r=0x02000000\0" \
323 "scriptaddr=0x02100000\0" \
324 "pxefile_addr_r=0x02200000\0" \
325 "ramdisk_addr_r=0x02300000\0" \
326 BOOTENV
327
328#endif
329#endif
330
Dinh Nguyen48275c92015-12-03 16:05:59 -0600331#endif /* __CONFIG_SOCFPGA_COMMON_H__ */