blob: dfa8779bccc31c8f7118cb73c1dc55e4c2177ddd [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Stefan Roesefc84a842008-03-07 08:01:43 +01002 * (C) Copyright 2006-2008
Stefan Roese887e2ec2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
Larry Johnson214398d2008-01-18 21:49:05 -050025/*
Stefan Roesee8025942007-01-30 17:06:10 +010026 * sequoia.h - configuration for Sequoia & Rainier boards
Larry Johnson214398d2008-01-18 21:49:05 -050027 */
Stefan Roese887e2ec2006-09-07 11:51:23 +020028#ifndef __CONFIG_H
29#define __CONFIG_H
30
Larry Johnson214398d2008-01-18 21:49:05 -050031/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020032 * High Level Configuration Options
Larry Johnson214398d2008-01-18 21:49:05 -050033 */
Stefan Roesee8025942007-01-30 17:06:10 +010034/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
Stefan Roese854bc8d2006-09-13 13:51:58 +020035#ifndef CONFIG_RAINIER
Larry Johnson214398d2008-01-18 21:49:05 -050036#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roese854bc8d2006-09-13 13:51:58 +020037#else
Larry Johnson214398d2008-01-18 21:49:05 -050038#define CONFIG_440GRX 1 /* Specific PPC440GRx */
Stefan Roese854bc8d2006-09-13 13:51:58 +020039#endif
Larry Johnson214398d2008-01-18 21:49:05 -050040#define CONFIG_440 1 /* ... PPC440 family */
41#define CONFIG_4xx 1 /* ... PPC4xx family */
Jeffrey Manne3b8c782007-05-05 08:32:14 +020042/* Detect Sequoia PLL input clock automatically via CPLD bit */
43#define CONFIG_SYS_CLK_FREQ ((in8(CFG_BCSR_BASE + 3) & 0x80) ? \
Jeffrey Mann193b4a32007-05-07 19:42:49 +020044 33333333 : 33000000)
Stefan Roese887e2ec2006-09-07 11:51:23 +020045
Anatolij Gustschinbc778812008-02-21 12:52:29 +010046/*
47 * Define this if you want support for video console with radeon 9200 pci card
48 * Also set TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case
49 */
50#undef CONFIG_VIDEO
51
52#ifdef CONFIG_VIDEO
Stefan Roesed25dfe02007-10-31 17:57:52 +010053/*
54 * 44x dcache supported is working now on sequoia, but we don't enable
55 * it yet since it needs further testing
56 */
Larry Johnson214398d2008-01-18 21:49:05 -050057#define CONFIG_4xx_DCACHE /* enable dcache */
Stefan Roesed25dfe02007-10-31 17:57:52 +010058#endif
59
Larry Johnson214398d2008-01-18 21:49:05 -050060#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
61#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roese887e2ec2006-09-07 11:51:23 +020062
Larry Johnson214398d2008-01-18 21:49:05 -050063/*
64 * Base addresses -- Note these are effective addresses where the actual
65 * resources get mapped (not physical addresses).
66 */
Anatolij Gustschinbc778812008-02-21 12:52:29 +010067#ifndef CONFIG_VIDEO
Larry Johnson214398d2008-01-18 21:49:05 -050068#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kiB for Monitor */
69#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kiB for malloc() */
Anatolij Gustschinbc778812008-02-21 12:52:29 +010070#else
71#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
72#define CFG_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
73#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +020074
Niklaus Giger4d332db2008-01-10 18:50:33 +010075#define CFG_TLB_FOR_BOOT_FLASH 0x0003
Stefan Roese887e2ec2006-09-07 11:51:23 +020076#define CFG_BOOT_BASE_ADDR 0xf0000000
77#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
Stefan Roese4ef62512006-11-20 20:39:52 +010078#define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
Stefan Roese887e2ec2006-09-07 11:51:23 +020079#define CFG_MONITOR_BASE TEXT_BASE
Larry Johnson214398d2008-01-18 21:49:05 -050080#define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */
81#define CFG_OCM_BASE 0xe0010000 /* ocm */
Igor Lisitsina11e0692007-03-28 19:06:19 +040082#define CFG_OCM_DATA_ADDR CFG_OCM_BASE
Larry Johnson214398d2008-01-18 21:49:05 -050083#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
Stefan Roese887e2ec2006-09-07 11:51:23 +020084#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
85#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
86#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
87#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
88
89/* Don't change either of these */
90#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
91
92#define CFG_USB2D0_BASE 0xe0000100
93#define CFG_USB_DEVICE 0xe0000000
94#define CFG_USB_HOST 0xe0000400
95#define CFG_BCSR_BASE 0xc0000000
96
Larry Johnson214398d2008-01-18 21:49:05 -050097/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020098 * Initial RAM & stack pointer
Larry Johnson214398d2008-01-18 21:49:05 -050099 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200100/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200101#define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200102#define CFG_INIT_RAM_END (4 << 10)
Larry Johnson214398d2008-01-18 21:49:05 -0500103#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200104#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
Igor Lisitsina11e0692007-03-28 19:06:19 +0400105#define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
Stefan Roese887e2ec2006-09-07 11:51:23 +0200106
Larry Johnson214398d2008-01-18 21:49:05 -0500107/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200108 * Serial Port
Larry Johnson214398d2008-01-18 21:49:05 -0500109 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200110#define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
111#define CONFIG_BAUDRATE 115200
Larry Johnson214398d2008-01-18 21:49:05 -0500112#define CONFIG_SERIAL_MULTI 1
Stefan Roese887e2ec2006-09-07 11:51:23 +0200113/* define this if you want console on UART1 */
114#undef CONFIG_UART1_CONSOLE
115
116#define CFG_BAUDRATE_TABLE \
117 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
118
Larry Johnson214398d2008-01-18 21:49:05 -0500119/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200120 * Environment
Larry Johnson214398d2008-01-18 21:49:05 -0500121 */
Stefan Roesed12ae802006-09-12 20:19:10 +0200122#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Larry Johnson214398d2008-01-18 21:49:05 -0500123#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environ vars */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200124#else
Larry Johnson214398d2008-01-18 21:49:05 -0500125#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environ vars */
126#define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200127#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200128
Larry Johnson214398d2008-01-18 21:49:05 -0500129/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200130 * FLASH related
Larry Johnson214398d2008-01-18 21:49:05 -0500131 */
132#define CFG_FLASH_CFI /* The flash is CFI compatible */
133#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200134
135#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
136
Larry Johnson214398d2008-01-18 21:49:05 -0500137#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
138#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200139
Larry Johnson214398d2008-01-18 21:49:05 -0500140#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
141#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200142
Larry Johnson214398d2008-01-18 21:49:05 -0500143#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
144#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200145
Larry Johnson214398d2008-01-18 21:49:05 -0500146#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
147#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200148
149#ifdef CFG_ENV_IS_IN_FLASH
Larry Johnson214398d2008-01-18 21:49:05 -0500150#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200151#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
Larry Johnson214398d2008-01-18 21:49:05 -0500152#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200153
154/* Address and size of Redundant Environment Sector */
155#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
156#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
157#endif
158
Stefan Roese887e2ec2006-09-07 11:51:23 +0200159/*
160 * IPL (Initial Program Loader, integrated inside CPU)
161 * Will load first 4k from NAND (SPL) into cache and execute it from there.
162 *
163 * SPL (Secondary Program Loader)
164 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
165 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
166 * controller and the NAND controller so that the special U-Boot image can be
167 * loaded from NAND to SDRAM.
168 *
169 * NUB (NAND U-Boot)
170 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
171 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
172 *
173 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
174 * set up. While still running from cache, I experienced problems accessing
175 * the NAND controller. sr - 2006-08-25
176 */
Larry Johnson214398d2008-01-18 21:49:05 -0500177#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
178#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
179#define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
180#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
181#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from */
182 /* this addr */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200183#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
184
185/*
186 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
187 */
Larry Johnson214398d2008-01-18 21:49:05 -0500188#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
189#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200190
191/*
192 * Now the NAND chip has to be defined (no autodetection used!)
193 */
Larry Johnson214398d2008-01-18 21:49:05 -0500194#define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
195#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
196#define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
197#define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
198#undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200199
Stefan Roese9d909602007-06-01 15:29:04 +0200200#define CFG_NAND_ECCSIZE 256
201#define CFG_NAND_ECCBYTES 3
202#define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
203#define CFG_NAND_OOBSIZE 16
204#define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
205#define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
206
Stefan Roese887e2ec2006-09-07 11:51:23 +0200207#ifdef CFG_ENV_IS_IN_NAND
Stefan Roesed12ae802006-09-12 20:19:10 +0200208/*
209 * For NAND booting the environment is embedded in the U-Boot image. Please take
210 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
211 */
212#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
213#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200214#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
215#endif
216
Larry Johnson214398d2008-01-18 21:49:05 -0500217/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200218 * DDR SDRAM
Larry Johnson214398d2008-01-18 21:49:05 -0500219 */
220#define CFG_MBYTES_SDRAM (256) /* 256MB */
Stefan Roese02388982007-01-05 10:38:05 +0100221#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Larry Johnson214398d2008-01-18 21:49:05 -0500222#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Stefan Roese02388982007-01-05 10:38:05 +0100223#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200224
Larry Johnson214398d2008-01-18 21:49:05 -0500225/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200226 * I2C
Larry Johnson214398d2008-01-18 21:49:05 -0500227 */
228#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
229#undef CONFIG_SOFT_I2C /* I2C bit-banged */
230#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200231#define CFG_I2C_SLAVE 0x7F
232
233#define CFG_I2C_MULTI_EEPROMS
234#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
235#define CFG_I2C_EEPROM_ADDR_LEN 1
236#define CFG_EEPROM_PAGE_WRITE_ENABLE
237#define CFG_EEPROM_PAGE_WRITE_BITS 3
238#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
239
Stefan Roese887e2ec2006-09-07 11:51:23 +0200240/* I2C SYSMON (LM75, AD7414 is almost compatible) */
Larry Johnson214398d2008-01-18 21:49:05 -0500241#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
242#define CONFIG_DTT_AD7414 1 /* use AD7414 */
243#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200244#define CFG_DTT_MAX_TEMP 70
245#define CFG_DTT_LOW_TEMP -30
246#define CFG_DTT_HYSTERESIS 3
247
248#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100249 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200250 "echo"
251
252#undef CONFIG_BOOTARGS
253
Stefan Roesee8025942007-01-30 17:06:10 +0100254/* Setup some board specific values for the default environment variables */
255#ifndef CONFIG_RAINIER
256#define CONFIG_HOSTNAME sequoia
Stefan Roesefc84a842008-03-07 08:01:43 +0100257#define CFG_BOOTFILE "bootfile=sequoia/uImage\0"
258#define CFG_DTBFILE "fdt_file=sequoia/sequoia.dtb\0"
Stefan Roesee8025942007-01-30 17:06:10 +0100259#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
260#else
261#define CONFIG_HOSTNAME rainier
Stefan Roesefc84a842008-03-07 08:01:43 +0100262#define CFG_BOOTFILE "bootfile=rainier/uImage\0"
263#define CFG_DTBFILE "fdt_file=rainier/rainier.dtb\0"
Stefan Roesee8025942007-01-30 17:06:10 +0100264#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0"
265#endif
266
Stefan Roese887e2ec2006-09-07 11:51:23 +0200267#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesee8025942007-01-30 17:06:10 +0100268 CFG_BOOTFILE \
269 CFG_ROOTPATH \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200270 "netdev=eth0\0" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200271 "nfsargs=setenv bootargs root=/dev/nfs rw " \
272 "nfsroot=${serverip}:${rootpath}\0" \
273 "ramargs=setenv bootargs root=/dev/ram rw\0" \
274 "addip=setenv bootargs ${bootargs} " \
275 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
276 ":${hostname}:${netdev}:off panic=1\0" \
277 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roesefc84a842008-03-07 08:01:43 +0100278 "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
279 "flash_nfs=run nfsargs addip addtty addmisc;" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200280 "bootm ${kernel_addr}\0" \
Stefan Roesefc84a842008-03-07 08:01:43 +0100281 "flash_self=run ramargs addip addtty addmisc;" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200282 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Stefan Roesefc84a842008-03-07 08:01:43 +0100283 "net_nfs=tftp 200000 ${bootfile};" \
284 "run nfsargs addip addtty addmisc;" \
285 "bootm\0" \
286 "fdt_file=sequoia/sequoia.dtb\0" \
287 "fdt_addr=400000\0" \
288 "net_nfs_fdt=tftp 200000 ${bootfile};" \
289 "tftp ${fdt_addr} ${fdt_file};" \
290 "run nfsargs addip addtty addmisc;" \
291 "bootm 200000 - ${fdt_addr}\0" \
Stefan Roese4ef62512006-11-20 20:39:52 +0100292 "kernel_addr=FC000000\0" \
293 "ramdisk_addr=FC180000\0" \
Stefan Roesee8025942007-01-30 17:06:10 +0100294 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200295 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
Stefan Roesee8025942007-01-30 17:06:10 +0100296 "cp.b 200000 FFFA0000 60000\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100297 "upd=run load update\0" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200298 ""
299#define CONFIG_BOOTCOMMAND "run flash_self"
300
301#if 0
302#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
303#else
304#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
305#endif
306
307#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
308#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
309
310#define CONFIG_M88E1111_PHY 1
311#define CONFIG_IBM_EMAC4_V4 1
312#define CONFIG_MII 1 /* MII PHY management */
313#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
314
Larry Johnson214398d2008-01-18 21:49:05 -0500315#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200316#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
317
318#define CONFIG_HAS_ETH0
Larry Johnson214398d2008-01-18 21:49:05 -0500319#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx */
320 /* buffers & descriptors */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200321#define CONFIG_NET_MULTI 1
322#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
323#define CONFIG_PHY1_ADDR 1
324
325/* USB */
Stefan Roese854bc8d2006-09-13 13:51:58 +0200326#ifdef CONFIG_440EPX
Matthias Fuchs2d146842007-11-09 15:37:53 +0100327#define CONFIG_USB_OHCI_NEW
Stefan Roese887e2ec2006-09-07 11:51:23 +0200328#define CONFIG_USB_STORAGE
Matthias Fuchs2d146842007-11-09 15:37:53 +0100329#define CFG_OHCI_BE_CONTROLLER
330
331#undef CFG_USB_OHCI_BOARD_INIT
332#define CFG_USB_OHCI_CPU_INIT 1
333#define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST
334#define CFG_USB_OHCI_SLOT_NAME "ppc440"
335#define CFG_USB_OHCI_MAX_ROOT_PORTS 15
Stefan Roese887e2ec2006-09-07 11:51:23 +0200336
337/* Comment this out to enable USB 1.1 device */
338#define USB_2_0_DEVICE
339
Stefan Roese854bc8d2006-09-13 13:51:58 +0200340#endif /* CONFIG_440EPX */
341
Stefan Roese887e2ec2006-09-07 11:51:23 +0200342/* Partitions */
343#define CONFIG_MAC_PARTITION
344#define CONFIG_DOS_PARTITION
345#define CONFIG_ISO_PARTITION
346
Jon Loeliger46da1e92007-07-04 22:33:30 -0500347/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500348 * BOOTP options
349 */
350#define CONFIG_BOOTP_BOOTFILESIZE
351#define CONFIG_BOOTP_BOOTPATH
352#define CONFIG_BOOTP_GATEWAY
353#define CONFIG_BOOTP_HOSTNAME
Markus Klotzbücher052440b2007-11-23 13:09:18 +0100354#define CONFIG_BOOTP_SUBNETMASK
Jon Loeliger079a1362007-07-10 10:12:10 -0500355
Jon Loeliger079a1362007-07-10 10:12:10 -0500356/*
Jon Loeliger46da1e92007-07-04 22:33:30 -0500357 * Command line configuration.
358 */
359#include <config_cmd_default.h>
360
361#define CONFIG_CMD_ASKENV
362#define CONFIG_CMD_DHCP
363#define CONFIG_CMD_DTT
364#define CONFIG_CMD_DIAG
365#define CONFIG_CMD_EEPROM
366#define CONFIG_CMD_ELF
367#define CONFIG_CMD_FAT
368#define CONFIG_CMD_I2C
369#define CONFIG_CMD_IRQ
370#define CONFIG_CMD_MII
371#define CONFIG_CMD_NAND
372#define CONFIG_CMD_NET
373#define CONFIG_CMD_NFS
374#define CONFIG_CMD_PCI
375#define CONFIG_CMD_PING
376#define CONFIG_CMD_REGINFO
377#define CONFIG_CMD_SDRAM
378
379#ifdef CONFIG_440EPX
380#define CONFIG_CMD_USB
381#endif
382
Stefan Roese9de469b2007-08-16 10:18:33 +0200383#ifndef CONFIG_RAINIER
384#define CFG_POST_FPU_ON CFG_POST_FPU
385#else
386#define CFG_POST_FPU_ON 0
387#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200388
Igor Lisitsina11e0692007-03-28 19:06:19 +0400389/* POST support */
Larry Johnson214398d2008-01-18 21:49:05 -0500390#define CONFIG_POST (CFG_POST_CACHE | \
Igor Lisitsina11e0692007-03-28 19:06:19 +0400391 CFG_POST_CPU | \
Sergei Poselenovb4489622007-07-05 08:17:37 +0200392 CFG_POST_ETHER | \
Larry Johnson214398d2008-01-18 21:49:05 -0500393 CFG_POST_FPU_ON | \
394 CFG_POST_I2C | \
395 CFG_POST_MEMORY | \
396 CFG_POST_SPR | \
397 CFG_POST_UART)
Igor Lisitsina11e0692007-03-28 19:06:19 +0400398
399#define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
400#define CONFIG_LOGBUFFER
Larry Johnson214398d2008-01-18 21:49:05 -0500401#define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Igor Lisitsina11e0692007-03-28 19:06:19 +0400402
Larry Johnson214398d2008-01-18 21:49:05 -0500403#define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Igor Lisitsina11e0692007-03-28 19:06:19 +0400404
Stefan Roese887e2ec2006-09-07 11:51:23 +0200405#define CONFIG_SUPPORT_VFAT
406
Larry Johnson214398d2008-01-18 21:49:05 -0500407/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200408 * Miscellaneous configurable options
Larry Johnson214398d2008-01-18 21:49:05 -0500409 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200410#define CFG_LONGHELP /* undef to save memory */
411#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500412#if defined(CONFIG_CMD_KGDB)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200413#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
414#else
415#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
416#endif
Larry Johnson214398d2008-01-18 21:49:05 -0500417#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
418 /* Print Buffer Size */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200419#define CFG_MAXARGS 16 /* max number of command args */
420#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
421
422#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
423#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
424
425#define CFG_LOAD_ADDR 0x100000 /* default load address */
Larry Johnson214398d2008-01-18 21:49:05 -0500426#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200427
428#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
429
430#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Larry Johnson214398d2008-01-18 21:49:05 -0500431#define CONFIG_LOOPW 1 /* enable loopw command */
432#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200433#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
Larry Johnson214398d2008-01-18 21:49:05 -0500434#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200435
Larry Johnson214398d2008-01-18 21:49:05 -0500436/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200437 * PCI stuff
Larry Johnson214398d2008-01-18 21:49:05 -0500438 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200439/* General PCI */
Larry Johnson214398d2008-01-18 21:49:05 -0500440#define CONFIG_PCI /* include pci support */
441#define CONFIG_PCI_PNP /* do pci plug-and-play */
442#define CFG_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
443#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
444#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
445 /* CFG_PCI_MEMBASE */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200446/* Board-specific PCI */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200447#define CFG_PCI_TARGET_INIT
448#define CFG_PCI_MASTER_INIT
449
450#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
451#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
452
453/*
Larry Johnson214398d2008-01-18 21:49:05 -0500454 * For booting Linux, the board info and command line data have to be in the
455 * first 8 MB of memory, since this is the maximum mapped by the Linux kernel
456 * during initialization.
Stefan Roese887e2ec2006-09-07 11:51:23 +0200457 */
Larry Johnson214398d2008-01-18 21:49:05 -0500458#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200459
Larry Johnson214398d2008-01-18 21:49:05 -0500460/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200461 * External Bus Controller (EBC) Setup
Larry Johnson214398d2008-01-18 21:49:05 -0500462 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200463
464/*
465 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
466 */
467#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Larry Johnson214398d2008-01-18 21:49:05 -0500468#define CFG_NAND_CS 3 /* NAND chip connected to CSx */
469/* Memory Bank 0 (NOR-FLASH) initialization */
Stefan Roese4be23a12007-02-19 08:23:15 +0100470#define CFG_EBC_PB0AP 0x03017200
Stefan Roese2db63362007-03-24 15:55:58 +0100471#define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200472
Larry Johnson214398d2008-01-18 21:49:05 -0500473/* Memory Bank 3 (NAND-FLASH) initialization */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200474#define CFG_EBC_PB3AP 0x018003c0
Stefan Roese2db63362007-03-24 15:55:58 +0100475#define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200476#else
Larry Johnson214398d2008-01-18 21:49:05 -0500477#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
478/* Memory Bank 3 (NOR-FLASH) initialization */
Stefan Roese4be23a12007-02-19 08:23:15 +0100479#define CFG_EBC_PB3AP 0x03017200
Stefan Roese2db63362007-03-24 15:55:58 +0100480#define CFG_EBC_PB3CR (CFG_FLASH_BASE | 0xda000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200481
Larry Johnson214398d2008-01-18 21:49:05 -0500482/* Memory Bank 0 (NAND-FLASH) initialization */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200483#define CFG_EBC_PB0AP 0x018003c0
Stefan Roese2db63362007-03-24 15:55:58 +0100484#define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200485#endif
486
Larry Johnson214398d2008-01-18 21:49:05 -0500487/* Memory Bank 2 (CPLD) initialization */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200488#define CFG_EBC_PB2AP 0x24814580
Stefan Roese2db63362007-03-24 15:55:58 +0100489#define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x38000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200490
Stefan Roese5a5958b2007-10-15 11:29:33 +0200491#define CFG_BCSR5_PCI66EN 0x80
492
Larry Johnson214398d2008-01-18 21:49:05 -0500493/*
Stefan Roese43a2b0e2006-10-20 14:28:52 +0200494 * NAND FLASH
Larry Johnson214398d2008-01-18 21:49:05 -0500495 */
Stefan Roese43a2b0e2006-10-20 14:28:52 +0200496#define CFG_MAX_NAND_DEVICE 1
497#define NAND_MAX_CHIPS 1
498#define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
Larry Johnson214398d2008-01-18 21:49:05 -0500499#define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese43a2b0e2006-10-20 14:28:52 +0200500
Larry Johnson214398d2008-01-18 21:49:05 -0500501/*
Lawrence R. Johnsonb05e8bf2008-01-04 02:11:56 -0500502 * PPC440 GPIO Configuration
503 */
504/* test-only: take GPIO init from pcs440ep ???? in config file */
505#define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
506{ \
507/* GPIO Core 0 */ \
508{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
509{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
510{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
511{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
512{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
513{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
514{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
515{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
516{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
517{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
518{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
519{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
520{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
521{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
522{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \
523{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
524{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
525{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
526{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
527{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
528{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
529{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
530{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
531{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
532{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
533{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
534{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
535{GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
536{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \
537{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
538{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
539{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
540}, \
541{ \
542/* GPIO Core 1 */ \
543{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
544{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
545{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
546{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
547{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
548{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
549{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
550{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
551{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
552{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
553{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
554{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
555{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
556{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
557{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
558{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
559{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
560{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
561{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
562{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
563{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
564{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
565{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
566{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
567{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
568{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
569{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
570{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
571{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
572{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
573{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
574{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
575} \
576}
577
Stefan Roese887e2ec2006-09-07 11:51:23 +0200578/*
579 * Internal Definitions
580 *
581 * Boot Flags
582 */
Larry Johnson214398d2008-01-18 21:49:05 -0500583#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
584#define BOOTFLAG_WARM 0x02 /* Software reboot */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200585
Jon Loeliger46da1e92007-07-04 22:33:30 -0500586#if defined(CONFIG_CMD_KGDB)
Larry Johnson214398d2008-01-18 21:49:05 -0500587#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
588#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200589#endif
Stefan Roese13628882007-12-13 14:52:53 +0100590
591/* pass open firmware flat tree */
592#define CONFIG_OF_LIBFDT 1
593#define CONFIG_OF_BOARD_SETUP 1
Stefan Roese13628882007-12-13 14:52:53 +0100594
Anatolij Gustschinbc778812008-02-21 12:52:29 +0100595#ifdef CONFIG_VIDEO
596#define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */
597#define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */
598#define VIDEO_IO_OFFSET 0xe8000000
599#define CFG_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
600#define CONFIG_VIDEO_SW_CURSOR
601#define CONFIG_VIDEO_LOGO
602#define CONFIG_CFB_CONSOLE
603#define CONFIG_SPLASH_SCREEN
604#define CONFIG_VGA_AS_SINGLE_DEVICE
605#define CONFIG_CMD_BMP
606#endif
607
Larry Johnson214398d2008-01-18 21:49:05 -0500608#endif /* __CONFIG_H */