blob: b008fdf3b7ca05c111d2218d939fa41a8ef0bc01 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain062ef1a2013-10-18 17:19:06 +05302/*
Tom Rini83d290c2018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid2e3f7c2020-05-01 20:04:21 +08004 * Copyright 2020 NXP
Tom Rini83d290c2018-05-06 17:58:06 -04005 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glass1af3c7f2020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain062ef1a2013-10-18 17:19:06 +053012/*
vijay raif4c39172014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain062ef1a2013-10-18 17:19:06 +053014 */
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain062ef1a2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargaa36c842016-07-14 12:27:52 -040018
Udit Agarwalbef18452019-11-07 16:11:39 +000019#ifndef CONFIG_NXP_ESBC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053020#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargaa36c842016-07-14 12:27:52 -040021#else
22#define CONFIG_SYS_FSL_PBL_PBI \
23 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
24#endif
25
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053026#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_SKIP_RELOCATE
31#define CONFIG_SPL_COMMON_INIT_DDR
32#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053033#endif
34#define RESET_VECTOR_OFFSET 0x27FFC
35#define BOOT_PAGE_OFFSET 0x27000
36
Miquel Raynal88718be2019-10-03 19:50:03 +020037#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwalbef18452019-11-07 16:11:39 +000038#ifdef CONFIG_NXP_ESBC
Sumit Gargaa36c842016-07-14 12:27:52 -040039#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
40/*
41 * HDR would be appended at end of image and copied to DDR along
42 * with U-Boot image.
43 */
44#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
45 CONFIG_U_BOOT_HDR_SIZE)
46#else
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053047#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargaa36c842016-07-14 12:27:52 -040048#endif
Tang Yuantiance249d92014-07-23 17:27:53 +080049#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
50#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053051#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun6fcddd02016-11-18 13:31:27 -080052#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080053#define CONFIG_SYS_FSL_PBL_RCW \
54$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
55#endif
York Sun55ed8ae2016-11-18 13:44:00 -080056#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080057#define CONFIG_SYS_FSL_PBL_RCW \
58$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
59#endif
York Sun01673692016-11-21 11:08:49 -080060#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080061#define CONFIG_SYS_FSL_PBL_RCW \
62$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
63#endif
York Suna0167352016-11-21 10:46:53 -080064#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080065#define CONFIG_SYS_FSL_PBL_RCW \
66$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
67#endif
York Sun319ed242016-11-21 11:04:34 -080068#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080069#define CONFIG_SYS_FSL_PBL_RCW \
70$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
71#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053072#endif
73
74#ifdef CONFIG_SPIFLASH
Tang Yuantiance249d92014-07-23 17:27:53 +080075#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053076#define CONFIG_SPL_SPI_FLASH_MINIMAL
77#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +080078#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
79#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053080#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053081#ifndef CONFIG_SPL_BUILD
82#define CONFIG_SYS_MPC85XX_NO_RESETVEC
83#endif
York Sun6fcddd02016-11-18 13:31:27 -080084#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080085#define CONFIG_SYS_FSL_PBL_RCW \
86$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
87#endif
York Sun55ed8ae2016-11-18 13:44:00 -080088#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080089#define CONFIG_SYS_FSL_PBL_RCW \
90$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
91#endif
York Sun01673692016-11-21 11:08:49 -080092#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080093#define CONFIG_SYS_FSL_PBL_RCW \
94$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
95#endif
York Suna0167352016-11-21 10:46:53 -080096#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080097#define CONFIG_SYS_FSL_PBL_RCW \
98$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
99#endif
York Sun319ed242016-11-21 11:04:34 -0800100#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800101#define CONFIG_SYS_FSL_PBL_RCW \
102$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
103#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530104#endif
105
106#ifdef CONFIG_SDCARD
Tang Yuantiance249d92014-07-23 17:27:53 +0800107#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530108#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +0800109#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
110#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530111#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530112#ifndef CONFIG_SPL_BUILD
113#define CONFIG_SYS_MPC85XX_NO_RESETVEC
114#endif
York Sun6fcddd02016-11-18 13:31:27 -0800115#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800116#define CONFIG_SYS_FSL_PBL_RCW \
117$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
118#endif
York Sun55ed8ae2016-11-18 13:44:00 -0800119#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +0800120#define CONFIG_SYS_FSL_PBL_RCW \
121$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
122#endif
York Sun01673692016-11-21 11:08:49 -0800123#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800124#define CONFIG_SYS_FSL_PBL_RCW \
125$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
126#endif
York Suna0167352016-11-21 10:46:53 -0800127#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800128#define CONFIG_SYS_FSL_PBL_RCW \
129$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
130#endif
York Sun319ed242016-11-21 11:04:34 -0800131#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800132#define CONFIG_SYS_FSL_PBL_RCW \
133$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
134#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530135#endif
136
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530137#endif
138
139/* High Level Configuration Options */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530140#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530141
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800142/* support deep sleep */
143#define CONFIG_DEEP_SLEEP
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800144
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530145#ifndef CONFIG_RESET_VECTOR_ADDRESS
146#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
147#endif
148
149#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -0800150#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400151#define CONFIG_PCIE1 /* PCIE controller 1 */
152#define CONFIG_PCIE2 /* PCIE controller 2 */
153#define CONFIG_PCIE3 /* PCIE controller 3 */
154#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530155
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530156#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
157
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530158#if defined(CONFIG_SPIFLASH)
Miquel Raynal88718be2019-10-03 19:50:03 +0200159#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwalbef18452019-11-07 16:11:39 +0000160#ifdef CONFIG_NXP_ESBC
Sumit Gargaa36c842016-07-14 12:27:52 -0400161#define CONFIG_RAMBOOT_NAND
162#define CONFIG_BOOTSCRIPT_COPY_RAM
163#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530164#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530165
166#define CONFIG_SYS_CLK_FREQ 100000000
167#define CONFIG_DDR_CLK_FREQ 66666666
168
169/*
170 * These can be toggled for performance analysis, otherwise use default.
171 */
172#define CONFIG_SYS_CACHE_STASHING
173#define CONFIG_BACKSIDE_L2_CACHE
174#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
175#define CONFIG_BTB /* toggle branch predition */
176#define CONFIG_DDR_ECC
177#ifdef CONFIG_DDR_ECC
178#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
179#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
180#endif
181
182#define CONFIG_ENABLE_36BIT_PHYS
183
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530184/*
185 * Config the L3 Cache as L3 SRAM
186 */
187#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargaa36c842016-07-14 12:27:52 -0400188/*
189 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
190 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
191 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
192 */
193#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530194#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargaa36c842016-07-14 12:27:52 -0400195#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500196#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530197#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
198#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
199#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530200
201#define CONFIG_SYS_DCSRBAR 0xf0000000
202#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
203
204/*
205 * DDR Setup
206 */
207#define CONFIG_VERY_BIG_RAM
208#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
209#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
210
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530211#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain96ac18c2014-02-26 09:38:37 +0530212#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530213
214#define CONFIG_DDR_SPD
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530215
216#define CONFIG_SYS_SPD_BUS_NUM 0
217#define SPD_EEPROM_ADDRESS 0x51
218
219#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
220
221/*
222 * IFC Definitions
223 */
224#define CONFIG_SYS_FLASH_BASE 0xe8000000
225#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
226
227#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
228#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
229 CSPR_PORT_SIZE_16 | \
230 CSPR_MSEL_NOR | \
231 CSPR_V)
232#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh377ffcf2014-06-05 18:49:57 +0530233
234/*
235 * TDM Definition
236 */
237#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
238
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530239/* NOR Flash Timing Params */
240#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
241#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
242 FTIM0_NOR_TEADC(0x5) | \
243 FTIM0_NOR_TEAHC(0x5))
244#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
245 FTIM1_NOR_TRAD_NOR(0x1A) |\
246 FTIM1_NOR_TSEQRAD_NOR(0x13))
247#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
248 FTIM2_NOR_TCH(0x4) | \
249 FTIM2_NOR_TWPH(0x0E) | \
250 FTIM2_NOR_TWP(0x1c))
251#define CONFIG_SYS_NOR_FTIM3 0x0
252
253#define CONFIG_SYS_FLASH_QUIET_TEST
254#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
255
256#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
257#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
258#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
259#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
260
261#define CONFIG_SYS_FLASH_EMPTY_INFO
262#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
263
264/* CPLD on IFC */
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530265#define CPLD_LBMAP_MASK 0x3F
266#define CPLD_BANK_SEL_MASK 0x07
267#define CPLD_BANK_OVERRIDE 0x40
268#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
269#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
270#define CPLD_LBMAP_RESET 0xFF
271#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530272
York Sun55ed8ae2016-11-18 13:44:00 -0800273#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jincf8ddac2014-03-19 10:47:56 +0800274#define CPLD_DIU_SEL_DFP 0x80
York Sun319ed242016-11-21 11:04:34 -0800275#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530276#define CPLD_DIU_SEL_DFP 0xc0
277#endif
278
York Suna0167352016-11-21 10:46:53 -0800279#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530280#define CPLD_INT_MASK_ALL 0xFF
281#define CPLD_INT_MASK_THERM 0x80
282#define CPLD_INT_MASK_DVI_DFP 0x40
283#define CPLD_INT_MASK_QSGMII1 0x20
284#define CPLD_INT_MASK_QSGMII2 0x10
285#define CPLD_INT_MASK_SGMI1 0x08
286#define CPLD_INT_MASK_SGMI2 0x04
287#define CPLD_INT_MASK_TDMR1 0x02
288#define CPLD_INT_MASK_TDMR2 0x01
Jason Jincf8ddac2014-03-19 10:47:56 +0800289#endif
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530290
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530291#define CONFIG_SYS_CPLD_BASE 0xffdf0000
292#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9b444be2014-01-27 14:07:11 +0530293#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530294#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
295 | CSPR_PORT_SIZE_8 \
296 | CSPR_MSEL_GPCM \
297 | CSPR_V)
298#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
299#define CONFIG_SYS_CSOR2 0x0
300/* CPLD Timing parameters for IFC CS2 */
301#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
302 FTIM0_GPCM_TEADC(0x0e) | \
303 FTIM0_GPCM_TEAHC(0x0e))
304#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
305 FTIM1_GPCM_TRAD(0x1f))
306#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800307 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530308 FTIM2_GPCM_TWP(0x1f))
309#define CONFIG_SYS_CS2_FTIM3 0x0
310
311/* NAND Flash on IFC */
312#define CONFIG_NAND_FSL_IFC
313#define CONFIG_SYS_NAND_BASE 0xff800000
314#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
315
316#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
317#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
318 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
319 | CSPR_MSEL_NAND /* MSEL = NAND */ \
320 | CSPR_V)
321#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
322
323#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
324 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
325 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
326 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
327 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
328 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
329 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
330
331#define CONFIG_SYS_NAND_ONFI_DETECTION
332
333/* ONFI NAND Flash mode0 Timing Params */
334#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
335 FTIM0_NAND_TWP(0x18) | \
336 FTIM0_NAND_TWCHT(0x07) | \
337 FTIM0_NAND_TWH(0x0a))
338#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
339 FTIM1_NAND_TWBE(0x39) | \
340 FTIM1_NAND_TRR(0x0e) | \
341 FTIM1_NAND_TRP(0x18))
342#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
343 FTIM2_NAND_TREH(0x0a) | \
344 FTIM2_NAND_TWHRE(0x1e))
345#define CONFIG_SYS_NAND_FTIM3 0x0
346
347#define CONFIG_SYS_NAND_DDR_LAW 11
348#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
349#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530350
351#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
352
Miquel Raynal88718be2019-10-03 19:50:03 +0200353#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530354#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
355#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
356#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
357#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
358#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
359#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
360#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
361#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
362#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
363#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
364#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
365#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
366#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
367#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
368#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
369#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
370#else
371#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
372#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
373#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
374#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
375#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
376#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
377#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
378#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
379#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
380#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
381#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
382#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
383#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
384#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
385#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
386#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
387#endif
388
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530389#ifdef CONFIG_SPL_BUILD
390#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
391#else
392#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
393#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530394
395#if defined(CONFIG_RAMBOOT_PBL)
396#define CONFIG_SYS_RAMBOOT
397#endif
398
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +0530399#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynal88718be2019-10-03 19:50:03 +0200400#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +0530401#define CONFIG_A008044_WORKAROUND
402#endif
403#endif
404
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530405#define CONFIG_HWCONFIG
406
407/* define to use L1 as initial stack */
408#define CONFIG_L1_INIT_RAM
409#define CONFIG_SYS_INIT_RAM_LOCK
410#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
411#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700412#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530413/* The assembler doesn't like typecast */
414#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
415 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
416 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
417#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
418
419#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
420 GENERATED_GBL_DATA_SIZE)
421#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
422
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530423#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530424#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
425
426/* Serial Port - controlled on board with jumper J8
427 * open - index 2
428 * shorted - index 1
429 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530430#define CONFIG_SYS_NS16550_SERIAL
431#define CONFIG_SYS_NS16550_REG_SIZE 1
432#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
433
434#define CONFIG_SYS_BAUDRATE_TABLE \
435 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
436
437#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
438#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
439#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
440#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530441
York Sun319ed242016-11-21 11:04:34 -0800442#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800443/* Video */
444#define CONFIG_FSL_DIU_FB
445
446#ifdef CONFIG_FSL_DIU_FB
447#define CONFIG_FSL_DIU_CH7301
448#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jincf8ddac2014-03-19 10:47:56 +0800449#define CONFIG_VIDEO_LOGO
450#define CONFIG_VIDEO_BMP_LOGO
451#endif
452#endif
453
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530454/* I2C */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530455
456/* I2C bus multiplexer */
457#define I2C_MUX_PCA_ADDR 0x70
458#define I2C_MUX_CH_DEFAULT 0x8
459
York Sun78e56992016-11-21 11:25:26 -0800460#if defined(CONFIG_TARGET_T1042RDB_PI) || \
461 defined(CONFIG_TARGET_T1040D4RDB) || \
462 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800463/* LDI/DVI Encoder for display */
464#define CONFIG_SYS_I2C_LDI_ADDR 0x38
465#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Lid2e3f7c2020-05-01 20:04:21 +0800466#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jincf8ddac2014-03-19 10:47:56 +0800467
vijay raif4c39172014-03-31 11:46:34 +0530468/*
469 * RTC configuration
470 */
471#define RTC
472#define CONFIG_RTC_DS1337 1
473#define CONFIG_SYS_I2C_RTC_ADDR 0x68
474
475/*DVI encoder*/
476#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
477#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530478
479/*
480 * eSPI - Enhanced SPI
481 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530482
483/*
484 * General PCI
485 * Memory space is mapped 1-1, but I/O space must start from 0.
486 */
487
488#ifdef CONFIG_PCI
489/* controller 1, direct to uli, tgtid 3, Base address 20000 */
490#ifdef CONFIG_PCIE1
491#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530492#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530493#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530494#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530495#endif
496
497/* controller 2, Slot 2, tgtid 2, Base address 201000 */
498#ifdef CONFIG_PCIE2
499#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530500#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530501#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530502#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530503#endif
504
505/* controller 3, Slot 1, tgtid 1, Base address 202000 */
506#ifdef CONFIG_PCIE3
507#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530508#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530509#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530510#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530511#endif
512
513/* controller 4, Base address 203000 */
514#ifdef CONFIG_PCIE4
515#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530516#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530517#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530518#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530519#endif
520
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530521#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530522#endif /* CONFIG_PCI */
523
524/* SATA */
525#define CONFIG_FSL_SATA_V2
526#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530527#define CONFIG_SYS_SATA_MAX_DEVICE 1
528#define CONFIG_SATA1
529#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
530#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
531
532#define CONFIG_LBA48
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530533#endif
534
535/*
536* USB
537*/
538#define CONFIG_HAS_FSL_DR_USB
539
540#ifdef CONFIG_HAS_FSL_DR_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400541#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530542#define CONFIG_USB_EHCI_FSL
543#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530544#endif
545#endif
546
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530547#ifdef CONFIG_MMC
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530548#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530549#endif
550
551/* Qman/Bman */
552#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500553#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530554#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
555#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
556#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500557#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
558#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
559#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
560#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
561#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
562 CONFIG_SYS_BMAN_CENA_SIZE)
563#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
564#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500565#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530566#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
567#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
568#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500569#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
570#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
571#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
572#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
573#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
574 CONFIG_SYS_QMAN_CENA_SIZE)
575#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
576#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530577
578#define CONFIG_SYS_DPAA_FMAN
579#define CONFIG_SYS_DPAA_PME
580
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800581#define CONFIG_U_QE
582
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530583/* Default address of microcode for the Linux Fman driver */
584#if defined(CONFIG_SPIFLASH)
585/*
586 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
587 * env, so we got 0x110000.
588 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800589#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530590#elif defined(CONFIG_SDCARD)
591/*
592 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530593 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
594 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530595 */
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530596#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynal88718be2019-10-03 19:50:03 +0200597#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530598#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530599#else
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800600#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530601#endif
602
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530603#if defined(CONFIG_SPIFLASH)
604#define CONFIG_SYS_QE_FW_ADDR 0x130000
605#elif defined(CONFIG_SDCARD)
606#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynal88718be2019-10-03 19:50:03 +0200607#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530608#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
609#else
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800610#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530611#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530612
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530613#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
614#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
615#endif /* CONFIG_NOBQFMAN */
616
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530617#ifdef CONFIG_FMAN_ENET
York Sun01673692016-11-21 11:08:49 -0800618#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530619#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Suna0167352016-11-21 10:46:53 -0800620#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariu94af6842015-10-12 16:33:13 +0300621#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sun319ed242016-11-21 11:04:34 -0800622#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530623#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
624#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
625#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
vijay raif4c39172014-03-31 11:46:34 +0530626#endif
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530627
York Sun78e56992016-11-21 11:25:26 -0800628#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530629#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
630#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
631#else
632#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
633#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
634#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530635
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200636/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun6fcddd02016-11-18 13:31:27 -0800637#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200638#define CONFIG_VSC9953
York Sun6fcddd02016-11-18 13:31:27 -0800639#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200640#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
641#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530642#else
643#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
644#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
645#endif
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200646#endif
647
Priyanka Jain714fd402014-01-30 11:30:04 +0530648#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530649#endif
650
651/*
652 * Environment
653 */
654#define CONFIG_LOADS_ECHO /* echo on for serial download */
655#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
656
657/*
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530658 * Miscellaneous configurable options
659 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530660#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530661
662/*
663 * For booting Linux, the board info and command line data
664 * have to be in the first 64 MB of memory, since this is
665 * the maximum mapped by the Linux kernel during initialization.
666 */
667#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
668#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
669
670#ifdef CONFIG_CMD_KGDB
671#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530672#endif
673
674/*
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530675 * Dynamic MTD Partition support with mtdparts
676 */
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530677
678/*
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530679 * Environment Configuration
680 */
681#define CONFIG_ROOTPATH "/opt/nfsroot"
682#define CONFIG_BOOTFILE "uImage"
683#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
684
685/* default location for tftp and bootm */
686#define CONFIG_LOADADDR 1000000
687
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530688#define __USB_PHY_TYPE utmi
vijay rai363fb322014-08-19 12:46:53 +0530689#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530690
York Sun6fcddd02016-11-18 13:31:27 -0800691#ifdef CONFIG_TARGET_T1040RDB
vijay raif4c39172014-03-31 11:46:34 +0530692#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sun55ed8ae2016-11-18 13:44:00 -0800693#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai363fb322014-08-19 12:46:53 +0530694#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun01673692016-11-21 11:08:49 -0800695#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai363fb322014-08-19 12:46:53 +0530696#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Suna0167352016-11-21 10:46:53 -0800697#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530698#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sun319ed242016-11-21 11:04:34 -0800699#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530700#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay raif4c39172014-03-31 11:46:34 +0530701#endif
702
Jason Jincf8ddac2014-03-19 10:47:56 +0800703#ifdef CONFIG_FSL_DIU_FB
704#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
705#else
706#define DIU_ENVIRONMENT
707#endif
708
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530709#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9b444be2014-01-27 14:07:11 +0530710 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
711 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
712 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530713 "netdev=eth0\0" \
Jason Jincf8ddac2014-03-19 10:47:56 +0800714 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530715 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
716 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
717 "tftpflash=tftpboot $loadaddr $uboot && " \
718 "protect off $ubootaddr +$filesize && " \
719 "erase $ubootaddr +$filesize && " \
720 "cp.b $loadaddr $ubootaddr $filesize && " \
721 "protect on $ubootaddr +$filesize && " \
722 "cmp.b $loadaddr $ubootaddr $filesize\0" \
723 "consoledev=ttyS0\0" \
724 "ramdiskaddr=2000000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530725 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500726 "fdtaddr=1e00000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530727 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500728 "bdev=sda3\0"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530729
730#define CONFIG_LINUX \
731 "setenv bootargs root=/dev/ram rw " \
732 "console=$consoledev,$baudrate $othbootargs;" \
733 "setenv ramdiskaddr 0x02000000;" \
734 "setenv fdtaddr 0x00c00000;" \
735 "setenv loadaddr 0x1000000;" \
736 "bootm $loadaddr $ramdiskaddr $fdtaddr"
737
738#define CONFIG_HDBOOT \
739 "setenv bootargs root=/dev/$bdev rw " \
740 "console=$consoledev,$baudrate $othbootargs;" \
741 "tftp $loadaddr $bootfile;" \
742 "tftp $fdtaddr $fdtfile;" \
743 "bootm $loadaddr - $fdtaddr"
744
745#define CONFIG_NFSBOOTCOMMAND \
746 "setenv bootargs root=/dev/nfs rw " \
747 "nfsroot=$serverip:$rootpath " \
748 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
749 "console=$consoledev,$baudrate $othbootargs;" \
750 "tftp $loadaddr $bootfile;" \
751 "tftp $fdtaddr $fdtfile;" \
752 "bootm $loadaddr - $fdtaddr"
753
754#define CONFIG_RAMBOOTCOMMAND \
755 "setenv bootargs root=/dev/ram rw " \
756 "console=$consoledev,$baudrate $othbootargs;" \
757 "tftp $ramdiskaddr $ramdiskfile;" \
758 "tftp $loadaddr $bootfile;" \
759 "tftp $fdtaddr $fdtfile;" \
760 "bootm $loadaddr $ramdiskaddr $fdtaddr"
761
762#define CONFIG_BOOTCOMMAND CONFIG_LINUX
763
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530764#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530765
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530766#endif /* __CONFIG_H */