blob: a8fb2b8ac3b5531775802a4d13171c6719d14842 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michael Trimarchi6b924872008-11-28 13:22:09 +01002/*
Rajesh Bhagatba699a52016-07-01 18:51:46 +05303 * (C) Copyright 2009, 2011, 2016 Freescale Semiconductor, Inc.
Vivek Mahajan4ef01012009-05-25 17:23:16 +05304 *
Michael Trimarchi6b924872008-11-28 13:22:09 +01005 * (C) Copyright 2008, Excito Elektronik i Sk=E5ne AB
6 *
7 * Author: Tor Krill tor@excito.com
Michael Trimarchi6b924872008-11-28 13:22:09 +01008 */
9
10#include <common.h>
11#include <pci.h>
12#include <usb.h>
Michael Trimarchi6b924872008-11-28 13:22:09 +010013#include <asm/io.h>
Mateusz Kulikowskie162c6b2016-03-31 23:12:23 +020014#include <usb/ehci-ci.h>
Ramneek Mehresh1b719e62011-03-23 15:20:43 +053015#include <hwconfig.h>
Nikhil Badolac26c80a2014-09-30 11:22:43 +053016#include <fsl_usb.h>
Nikhil Badolaa1c04e22014-10-20 16:50:49 +053017#include <fdt_support.h>
Rajesh Bhagatba699a52016-07-01 18:51:46 +053018#include <dm.h>
Michael Trimarchi6b924872008-11-28 13:22:09 +010019
Jean-Christophe PLAGNIOL-VILLARD2731b9a2009-04-03 12:46:58 +020020#include "ehci.h"
Michael Trimarchi6b924872008-11-28 13:22:09 +010021
Rajesh Bhagatba699a52016-07-01 18:51:46 +053022DECLARE_GLOBAL_DATA_PTR;
23
Nikhil Badolaa1c04e22014-10-20 16:50:49 +053024#ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
25#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
26#endif
27
Rajesh Bhagatba699a52016-07-01 18:51:46 +053028#ifdef CONFIG_DM_USB
29struct ehci_fsl_priv {
30 struct ehci_ctrl ehci;
31 fdt_addr_t hcd_base;
32 char *phy_type;
33};
34#endif
35
Nikhil Badola896720c2014-04-07 08:46:14 +053036static void set_txfifothresh(struct usb_ehci *, u32);
Rajesh Bhagatba699a52016-07-01 18:51:46 +053037#ifdef CONFIG_DM_USB
38static int ehci_fsl_init(struct ehci_fsl_priv *priv, struct usb_ehci *ehci,
39 struct ehci_hccr *hccr, struct ehci_hcor *hcor);
40#else
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +053041static int ehci_fsl_init(int index, struct usb_ehci *ehci,
42 struct ehci_hccr *hccr, struct ehci_hcor *hcor);
Rajesh Bhagatba699a52016-07-01 18:51:46 +053043#endif
Nikhil Badola896720c2014-04-07 08:46:14 +053044
Shengzhou Liu047cea32012-10-22 13:18:24 +080045/* Check USB PHY clock valid */
46static int usb_phy_clk_valid(struct usb_ehci *ehci)
47{
48 if (!((in_be32(&ehci->control) & PHY_CLK_VALID) ||
49 in_be32(&ehci->prictrl))) {
50 printf("USB PHY clock invalid!\n");
51 return 0;
52 } else {
53 return 1;
54 }
55}
56
Rajesh Bhagatba699a52016-07-01 18:51:46 +053057#ifdef CONFIG_DM_USB
58static int ehci_fsl_ofdata_to_platdata(struct udevice *dev)
59{
60 struct ehci_fsl_priv *priv = dev_get_priv(dev);
61 const void *prop;
62
Simon Glasse160f7d2017-01-17 16:52:55 -070063 prop = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy_type",
Rajesh Bhagatba699a52016-07-01 18:51:46 +053064 NULL);
65 if (prop) {
66 priv->phy_type = (char *)prop;
67 debug("phy_type %s\n", priv->phy_type);
68 }
69
70 return 0;
71}
72
73static int ehci_fsl_init_after_reset(struct ehci_ctrl *ctrl)
74{
75 struct usb_ehci *ehci = NULL;
76 struct ehci_fsl_priv *priv = container_of(ctrl, struct ehci_fsl_priv,
77 ehci);
78
79 ehci = (struct usb_ehci *)priv->hcd_base;
80 if (ehci_fsl_init(priv, ehci, priv->ehci.hccr, priv->ehci.hcor) < 0)
81 return -ENXIO;
82
83 return 0;
84}
85
86static const struct ehci_ops fsl_ehci_ops = {
87 .init_after_reset = ehci_fsl_init_after_reset,
88};
89
90static int ehci_fsl_probe(struct udevice *dev)
91{
92 struct ehci_fsl_priv *priv = dev_get_priv(dev);
93 struct usb_ehci *ehci = NULL;
94 struct ehci_hccr *hccr;
95 struct ehci_hcor *hcor;
Chris Packham4eaf7f52018-10-04 20:03:53 +130096 struct ehci_ctrl *ehci_ctrl = &priv->ehci;
Rajesh Bhagatba699a52016-07-01 18:51:46 +053097
98 /*
99 * Get the base address for EHCI controller from the device node
100 */
Simon Glassa821c4a2017-05-17 17:18:05 -0600101 priv->hcd_base = devfdt_get_addr(dev);
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530102 if (priv->hcd_base == FDT_ADDR_T_NONE) {
103 debug("Can't get the EHCI register base address\n");
104 return -ENXIO;
105 }
106 ehci = (struct usb_ehci *)priv->hcd_base;
107 hccr = (struct ehci_hccr *)(&ehci->caplength);
108 hcor = (struct ehci_hcor *)
Ran Wangbe3872e2017-12-20 10:34:19 +0800109 ((void *)hccr + HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530110
Chris Packham4eaf7f52018-10-04 20:03:53 +1300111 ehci_ctrl->has_fsl_erratum_a005275 = has_erratum_a005275();
112
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530113 if (ehci_fsl_init(priv, ehci, hccr, hcor) < 0)
114 return -ENXIO;
115
Ran Wangbe3872e2017-12-20 10:34:19 +0800116 debug("ehci-fsl: init hccr %p and hcor %p hc_length %d\n",
117 (void *)hccr, (void *)hcor,
118 HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530119
120 return ehci_register(dev, hccr, hcor, &fsl_ehci_ops, 0, USB_INIT_HOST);
121}
122
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530123static const struct udevice_id ehci_usb_ids[] = {
124 { .compatible = "fsl-usb2-mph", },
125 { .compatible = "fsl-usb2-dr", },
126 { }
127};
128
129U_BOOT_DRIVER(ehci_fsl) = {
130 .name = "ehci_fsl",
131 .id = UCLASS_USB,
132 .of_match = ehci_usb_ids,
133 .ofdata_to_platdata = ehci_fsl_ofdata_to_platdata,
134 .probe = ehci_fsl_probe,
Masahiro Yamada40527342016-09-06 22:17:34 +0900135 .remove = ehci_deregister,
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530136 .ops = &ehci_usb_ops,
137 .platdata_auto_alloc_size = sizeof(struct usb_platdata),
138 .priv_auto_alloc_size = sizeof(struct ehci_fsl_priv),
139 .flags = DM_FLAG_ALLOC_PRIV_DMA,
140};
141#else
Michael Trimarchi6b924872008-11-28 13:22:09 +0100142/*
143 * Create the appropriate control structures to manage
144 * a new EHCI host controller.
145 *
146 * Excerpts from linux ehci fsl driver.
147 */
Troy Kisky127efc42013-10-10 15:27:57 -0700148int ehci_hcd_init(int index, enum usb_init_type init,
149 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Michael Trimarchi6b924872008-11-28 13:22:09 +0100150{
Chris Packham4eaf7f52018-10-04 20:03:53 +1300151 struct ehci_ctrl *ehci_ctrl = container_of(hccr,
152 struct ehci_ctrl, hccr);
ramneek mehresh77354e92013-09-12 16:35:49 +0530153 struct usb_ehci *ehci = NULL;
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530154
155 switch (index) {
156 case 0:
157 ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB1_ADDR;
158 break;
159 case 1:
160 ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB2_ADDR;
161 break;
162 default:
163 printf("ERROR: wrong controller index!!\n");
164 return -EINVAL;
165 };
166
167 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
168 *hcor = (struct ehci_hcor *)((uint32_t) *hccr +
169 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
170
Chris Packham4eaf7f52018-10-04 20:03:53 +1300171 ehci_ctrl->has_fsl_erratum_a005275 = has_erratum_a005275();
172
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530173 return ehci_fsl_init(index, ehci, *hccr, *hcor);
174}
175
176/*
177 * Destroy the appropriate control structures corresponding
178 * the the EHCI host controller.
179 */
180int ehci_hcd_stop(int index)
181{
182 return 0;
183}
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530184#endif
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530185
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530186#ifdef CONFIG_DM_USB
187static int ehci_fsl_init(struct ehci_fsl_priv *priv, struct usb_ehci *ehci,
188 struct ehci_hccr *hccr, struct ehci_hcor *hcor)
189#else
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530190static int ehci_fsl_init(int index, struct usb_ehci *ehci,
191 struct ehci_hccr *hccr, struct ehci_hcor *hcor)
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530192#endif
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530193{
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530194 const char *phy_type = NULL;
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530195#ifndef CONFIG_DM_USB
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530196 size_t len;
Nikhil Badola0ecb15c2013-12-19 11:08:46 +0530197 char current_usb_controller[5];
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530198#endif
Kumar Galadd22f7c2011-11-09 10:04:15 -0600199#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
200 char usb_phy[5];
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530201
202 usb_phy[0] = '\0';
Kumar Galadd22f7c2011-11-09 10:04:15 -0600203#endif
Nikhil Badola11856912014-02-26 17:43:15 +0530204 if (has_erratum_a007075()) {
205 /*
206 * A 5ms delay is needed after applying soft-reset to the
207 * controller to let external ULPI phy come out of reset.
208 * This delay needs to be added before re-initializing
209 * the controller after soft-resetting completes
210 */
211 mdelay(5);
212 }
Michael Trimarchi6b924872008-11-28 13:22:09 +0100213
Michael Trimarchi6b924872008-11-28 13:22:09 +0100214 /* Set to Host mode */
Vivek Mahajan08066152009-06-19 17:56:00 +0530215 setbits_le32(&ehci->usbmode, CM_HOST);
Michael Trimarchi6b924872008-11-28 13:22:09 +0100216
Vivek Mahajan08066152009-06-19 17:56:00 +0530217 out_be32(&ehci->snoop1, SNOOP_SIZE_2GB);
218 out_be32(&ehci->snoop2, 0x80000000 | SNOOP_SIZE_2GB);
Michael Trimarchi6b924872008-11-28 13:22:09 +0100219
220 /* Init phy */
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530221#ifdef CONFIG_DM_USB
222 if (priv->phy_type)
223 phy_type = priv->phy_type;
224#else
225 memset(current_usb_controller, '\0', 5);
226 snprintf(current_usb_controller, sizeof(current_usb_controller),
227 "usb%d", index+1);
228
Nikhil Badola0ecb15c2013-12-19 11:08:46 +0530229 if (hwconfig_sub(current_usb_controller, "phy_type"))
230 phy_type = hwconfig_subarg(current_usb_controller,
231 "phy_type", &len);
Rajesh Bhagatba699a52016-07-01 18:51:46 +0530232#endif
Vivek Mahajan4ef01012009-05-25 17:23:16 +0530233 else
Simon Glass00caae62017-08-03 12:22:12 -0600234 phy_type = env_get("usb_phy_type");
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530235
236 if (!phy_type) {
237#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
238 /* if none specified assume internal UTMI */
239 strcpy(usb_phy, "utmi");
240 phy_type = usb_phy;
241#else
242 printf("WARNING: USB phy type not defined !!\n");
243 return -1;
244#endif
245 }
246
Nikhil Badola91d77462014-02-17 16:58:36 +0530247 if (!strncmp(phy_type, "utmi", 4)) {
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530248#if defined(CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY)
Nikhil Badola15231f62014-05-08 17:05:26 +0530249 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
250 PHY_CLK_SEL_UTMI);
251 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
252 UTMI_PHY_EN);
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530253 udelay(1000); /* delay required for PHY Clk to appear */
254#endif
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530255 out_le32(&(hcor)->or_portsc[0], PORT_PTS_UTMI);
Nikhil Badola15231f62014-05-08 17:05:26 +0530256 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
257 USB_EN);
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530258 } else {
Nikhil Badola15231f62014-05-08 17:05:26 +0530259 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
260 PHY_CLK_SEL_ULPI);
261 clrsetbits_be32(&ehci->control, UTMI_PHY_EN |
262 CONTROL_REGISTER_W1C_MASK, USB_EN);
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530263 udelay(1000); /* delay required for PHY Clk to appear */
Shengzhou Liu047cea32012-10-22 13:18:24 +0800264 if (!usb_phy_clk_valid(ehci))
265 return -EINVAL;
Rajesh Bhagat1e61ce92016-07-01 18:51:45 +0530266 out_le32(&(hcor)->or_portsc[0], PORT_PTS_ULPI);
Ramneek Mehresh1b719e62011-03-23 15:20:43 +0530267 }
Michael Trimarchi6b924872008-11-28 13:22:09 +0100268
Vivek Mahajan08066152009-06-19 17:56:00 +0530269 out_be32(&ehci->prictrl, 0x0000000c);
270 out_be32(&ehci->age_cnt_limit, 0x00000040);
271 out_be32(&ehci->sictrl, 0x00000001);
Michael Trimarchi6b924872008-11-28 13:22:09 +0100272
Vivek Mahajan08066152009-06-19 17:56:00 +0530273 in_le32(&ehci->usbmode);
Michael Trimarchi6b924872008-11-28 13:22:09 +0100274
Nikhil Badolaf3dff692014-10-17 09:12:07 +0530275 if (has_erratum_a007798())
Nikhil Badola896720c2014-04-07 08:46:14 +0530276 set_txfifothresh(ehci, TXFIFOTHRESH);
277
Nikhil Badola0dc78ff2014-11-21 17:25:21 +0530278 if (has_erratum_a004477()) {
279 /*
280 * When reset is issued while any ULPI transaction is ongoing
281 * then it may result to corruption of ULPI Function Control
282 * Register which eventually causes phy clock to enter low
283 * power mode which stops the clock. Thus delay is required
284 * before reset to let ongoing ULPI transaction complete.
285 */
286 udelay(1);
287 }
Michael Trimarchi6b924872008-11-28 13:22:09 +0100288 return 0;
289}
290
291/*
Nikhil Badola896720c2014-04-07 08:46:14 +0530292 * Setting the value of TXFIFO_THRESH field in TXFILLTUNING register
293 * to counter DDR latencies in writing data into Tx buffer.
294 * This prevents Tx buffer from getting underrun
295 */
296static void set_txfifothresh(struct usb_ehci *ehci, u32 txfifo_thresh)
297{
298 u32 cmd;
299 cmd = ehci_readl(&ehci->txfilltuning);
300 cmd &= ~TXFIFO_THRESH_MASK;
301 cmd |= TXFIFO_THRESH(txfifo_thresh);
302 ehci_writel(&ehci->txfilltuning, cmd);
303}