blob: 5318c313a35dfc5a3a12cb0552a55973b2328909 [file] [log] [blame]
Wolfgang Denk86ea5f92006-02-22 00:43:16 +01001/*
Detlev Zundela99715b2008-04-18 14:50:01 +02002 * (C) Copyright 2006-2008
Wolfgang Denk86ea5f92006-02-22 00:43:16 +01003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5200
33#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
34#define CONFIG_MCC200 1 /* ... on MCC200 board */
35
Wolfgang Denk2ae18242010-10-06 09:05:45 +020036/*
37 * Valid values for CONFIG_SYS_TEXT_BASE are:
38 * 0xFC000000 boot low (standard configuration)
39 * 0xFFF00000 boot high
40 * 0x00100000 boot from RAM (for testing only)
41 */
42#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0xFC000000
44#endif
45
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010047
48#define CONFIG_MISC_INIT_R
49
Becky Bruce31d82672008-05-08 19:02:12 -050050#define CONFIG_HIGH_BATS 1 /* High BATs supported */
51
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010052/*
53 * Serial console configuration
Wolfgang Denk87791f32006-07-11 00:23:54 +020054 *
55 * To select console on the one of 8 external UARTs,
56 * define CONFIG_QUART_CONSOLE as 1, 2, 3, or 4 for the first Quad UART,
57 * or as 5, 6, 7, or 8 for the second Quad UART.
Wolfgang Denk463764c2006-08-17 00:36:51 +020058 * COM11, COM12, COM13, COM14 are located on the second Quad UART.
Wolfgang Denk87791f32006-07-11 00:23:54 +020059 *
60 * CONFIG_PSC_CONSOLE must be undefined in this case.
61 */
Wolfgang Denked1cf842006-08-24 00:26:42 +020062#if !defined(CONFIG_PRS200)
63/* MCC200 configuration: */
Wolfgang Denk463764c2006-08-17 00:36:51 +020064#ifdef CONFIG_CONSOLE_COM12
65#define CONFIG_QUART_CONSOLE 6 /* console is on UARTF of QUART2 */
66#else
67#define CONFIG_QUART_CONSOLE 8 /* console is on UARTH of QUART2 */
68#endif
Wolfgang Denked1cf842006-08-24 00:26:42 +020069#else
70/* PRS200 configuration: */
71#undef CONFIG_QUART_CONSOLE
72#endif /* CONFIG_PRS200 */
Wolfgang Denk87791f32006-07-11 00:23:54 +020073/*
74 * To select console on PSC1, define CONFIG_PSC_CONSOLE as 1
75 * and undefine CONFIG_QUART_CONSOLE.
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010076 */
Wolfgang Denked1cf842006-08-24 00:26:42 +020077#if !defined(CONFIG_PRS200)
78/* MCC200 configuration: */
Wolfgang Denk0fd30252006-08-30 23:02:10 +020079#define CONFIG_PSC_CONSOLE 1 /* PSC1 may be COM */
80#define CONFIG_PSC_CONSOLE2 2 /* PSC2 is PSoC */
Wolfgang Denked1cf842006-08-24 00:26:42 +020081#else
82/* PRS200 configuration: */
83#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
84#endif
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010085#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010087
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010088#define CONFIG_MII 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010089
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010090#define CONFIG_DOS_PARTITION
91
92/* USB */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010093#define CONFIG_USB_OHCI
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010094#define CONFIG_USB_STORAGE
Andrei Safronovcdb97a62006-12-08 16:23:08 +010095/* automatic software updates (see board/mcc200/auto_update.c) */
96#define CONFIG_AUTO_UPDATE 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010097
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010098
Jon Loeliger5dc11a52007-07-04 22:33:01 -050099/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -0500100 * BOOTP options
101 */
102#define CONFIG_BOOTP_BOOTFILESIZE
103#define CONFIG_BOOTP_BOOTPATH
104#define CONFIG_BOOTP_GATEWAY
105#define CONFIG_BOOTP_HOSTNAME
106
107
108/*
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500109 * Command line configuration.
110 */
111#include <config_cmd_default.h>
112
113#define CONFIG_CMD_BEDBUG
114#define CONFIG_CMD_FAT
115#define CONFIG_CMD_I2C
116#define CONFIG_CMD_USB
117
Wolfgang Denka4d26362007-08-12 15:11:38 +0200118#undef CONFIG_CMD_NET
Wolfgang Denk085ecde2010-11-23 13:20:22 +0100119#undef CONFIG_CMD_NFS
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100120
121/*
122 * Autobooting
123 */
Wolfgang Denka4d26362007-08-12 15:11:38 +0200124#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100125
126#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100127 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100128 "echo"
129
130#undef CONFIG_BOOTARGS
131
Wolfgang Denked1cf842006-08-24 00:26:42 +0200132#ifdef CONFIG_PRS200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133# define CONFIG_SYS__BOARDNAME "prs200"
134# define CONFIG_SYS__LINUX_CONSOLE "ttyS0"
Wolfgang Denked1cf842006-08-24 00:26:42 +0200135#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136# define CONFIG_SYS__BOARDNAME "mcc200"
137# define CONFIG_SYS__LINUX_CONSOLE "ttyEU5"
Wolfgang Denked1cf842006-08-24 00:26:42 +0200138#endif
139
Wolfgang Denka4d26362007-08-12 15:11:38 +0200140/* Network */
141#define CONFIG_ETHADDR 00:17:17:ff:00:00
142#define CONFIG_IPADDR 10.76.9.29
143#define CONFIG_SERVERIP 10.76.9.1
144
145#include <version.h> /* For U-Boot version */
146
Wolfgang Denked1cf842006-08-24 00:26:42 +0200147#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denka4d26362007-08-12 15:11:38 +0200148 "ubootver=" U_BOOT_VERSION "\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100149 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200150 "hostname=" CONFIG_SYS__BOARDNAME "\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100151 "nfsargs=setenv bootargs root=/dev/nfs rw " \
152 "nfsroot=${serverip}:${rootpath}\0" \
Wolfgang Denka4d26362007-08-12 15:11:38 +0200153 "ramargs=setenv bootargs root=/dev/mtdblock2 " \
154 "rootfstype=cramfs\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100155 "addip=setenv bootargs ${bootargs} " \
156 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
157 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk113f64e2006-08-25 01:38:04 +0200158 "addcons=setenv bootargs ${bootargs} " \
Detlev Zundela99715b2008-04-18 14:50:01 +0200159 "console=${console},${baudrate} " \
160 "ubootver=${ubootver} board=${board}\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200161 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100162 "bootm ${kernel_addr}\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200163 "flash_self=run ramargs addip addcons;" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100164 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200165 "net_nfs=tftp 200000 ${bootfile};" \
166 "run nfsargs addip addcons;bootm\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167 "console=" CONFIG_SYS__LINUX_CONSOLE "\0" \
Wolfgang Denk82f2e332006-02-28 18:39:20 +0100168 "rootpath=/opt/eldk/ppc_6xx\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169 "bootfile=/tftpboot/" CONFIG_SYS__BOARDNAME "/uImage\0" \
170 "load=tftp 200000 /tftpboot/" CONFIG_SYS__BOARDNAME "/u-boot.bin\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200171 "text_base=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Wolfgang Denka4d26362007-08-12 15:11:38 +0200172 "kernel_addr=0xFC0C0000\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200173 "update=protect off ${text_base} +${filesize};" \
174 "era ${text_base} +${filesize};" \
175 "cp.b 200000 ${text_base} ${filesize}\0" \
Stefan Roese58ad4972006-02-28 15:33:28 +0100176 "unlock=yes\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100177 ""
178
179#define CONFIG_BOOTCOMMAND "run flash_self"
180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
Wolfgang Denk82f2e332006-02-28 18:39:20 +0100182
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100183/*
184 * IPB Bus clocking configuration.
185 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100187
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100188/*
189 * I2C configuration
190 */
191#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
195#define CONFIG_SYS_I2C_SLAVE 0x7F
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100196
197/*
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100198 * Flash configuration (8,16 or 32 MB)
199 * TEXT base always at 0xFFF00000
200 * ENV_ADDR always at 0xFFF40000
Stefan Roese58ad4972006-02-28 15:33:28 +0100201 * FLASH_BASE at 0xFC000000 for 64 MB (only 32MB are supported, not enough addr lines!!!)
Wolfgang Denk360b4102006-09-03 18:17:46 +0200202 * 0xFE000000 for 32 MB
203 * 0xFF000000 for 16 MB
204 * 0xFF800000 for 8 MB
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_BASE 0xfc000000
207#define CONFIG_SYS_FLASH_SIZE 0x04000000
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200210#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
218#define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
221#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
224#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Stefan Roese58ad4972006-02-28 15:33:28 +0100225
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200226#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese58ad4972006-02-28 15:33:28 +0100227
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200228#define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200230#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese58ad4972006-02-28 15:33:28 +0100231
232/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200233#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
234#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese58ad4972006-02-28 15:33:28 +0100235
236#define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100237
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200238#if CONFIG_SYS_TEXT_BASE == CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_LOWBOOT 1
Wolfgang Denkf149d862006-05-05 00:59:28 +0200240#endif
241
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100242/*
243 * Memory map
244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_MBAR 0xf0000000
246#define CONFIG_SYS_SDRAM_BASE 0x00000000
247#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100248
249/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200251#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100252
253
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200254#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100256
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200257#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
259# define CONFIG_SYS_RAMBOOT 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100260#endif
261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
263#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
264#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100265
266/*
267 * Ethernet configuration
268 */
Ben Warren86321fc2009-02-05 23:58:25 -0800269/* #define CONFIG_MPC5xxx_FEC 1 */
270/* #define CONFIG_MPC5xxx_FEC_MII100 */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100271/*
Ben Warren86321fc2009-02-05 23:58:25 -0800272 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100273 */
Ben Warren86321fc2009-02-05 23:58:25 -0800274/* #define CONFIG_MPC5xxx_FEC_MII10 */
Stefan Roese58ad4972006-02-28 15:33:28 +0100275#define CONFIG_PHY_ADDR 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100276
277/*
Wolfgang Denke8143e72006-08-30 23:09:00 +0200278 * LCD Splash Screen
279 */
Wolfgang Denk360b4102006-09-03 18:17:46 +0200280#if !defined(CONFIG_PRS200)
Wolfgang Denke8143e72006-08-30 23:09:00 +0200281#define CONFIG_LCD 1
Sergei Poselenov638dd142007-02-27 12:40:16 +0300282#define CONFIG_PROGRESSBAR 1
Wolfgang Denk360b4102006-09-03 18:17:46 +0200283#endif
284
Wolfgang Denke8143e72006-08-30 23:09:00 +0200285#if defined(CONFIG_LCD)
286#define CONFIG_SPLASH_SCREEN 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
Wolfgang Denk360b4102006-09-03 18:17:46 +0200288#define LCD_BPP LCD_MONOCHROME
Wolfgang Denke8143e72006-08-30 23:09:00 +0200289#endif
290
291/*
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100292 * GPIO configuration
293 */
Wolfgang Denkbfc81252006-03-06 13:03:37 +0100294/* 0x10000004 = 32MB SDRAM */
295/* 0x90000004 = 64MB SDRAM */
Wolfgang Denke8143e72006-08-30 23:09:00 +0200296#if defined(CONFIG_LCD)
297/* set PSC2 in UART mode */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_GPS_PORT_CONFIG 0x00000044
Wolfgang Denke8143e72006-08-30 23:09:00 +0200299#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_GPS_PORT_CONFIG 0x00000004
Wolfgang Denke8143e72006-08-30 23:09:00 +0200301#endif
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100302
303/*
304 * Miscellaneous configurable options
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_LONGHELP /* undef to save memory */
307#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500308#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100310#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100312#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
314#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
315#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100316
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
318#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500325#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500327#endif
328
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100329/*
330 * Various low-level settings
331 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
333#define CONFIG_SYS_HID0_FINAL HID0_ICE
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100334
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
336#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
337#define CONFIG_SYS_BOOTCS_CFG 0x0004fb00
338#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
339#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100340
Wolfgang Denk05d8dce2006-03-23 17:10:30 +0100341/* Quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_CS2_START 0x80000000
343#define CONFIG_SYS_CS2_SIZE 0x00001000
344#define CONFIG_SYS_CS2_CFG 0x1d300
Wolfgang Denk05d8dce2006-03-23 17:10:30 +0100345
Wolfgang Denka874c8c2006-07-06 22:31:16 +0200346/* Second Quad UART @0x80010000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_CS1_START 0x80010000
348#define CONFIG_SYS_CS1_SIZE 0x00001000
349#define CONFIG_SYS_CS1_CFG 0x1d300
Wolfgang Denka874c8c2006-07-06 22:31:16 +0200350
Wolfgang Denka4d26362007-08-12 15:11:38 +0200351/* Leica - build revision resistors */
352/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_CS3_START 0x80020000
354#define CONFIG_SYS_CS3_SIZE 0x00000004
355#define CONFIG_SYS_CS3_CFG 0x1d300
Wolfgang Denka4d26362007-08-12 15:11:38 +0200356*/
357
Wolfgang Denk87791f32006-07-11 00:23:54 +0200358/*
359 * Select one of quarts as a default
360 * console. If undefined - PSC console
361 * wil be default
362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_CS_BURST 0x00000000
364#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100367
Wolfgang Denk87791f32006-07-11 00:23:54 +0200368/*
369 * QUART Expanders support
370 */
371#if defined(CONFIG_QUART_CONSOLE)
372/*
373 * We'll use NS16550 chip routines,
374 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_NS16550 1
376#define CONFIG_SYS_NS16550_SERIAL 1
Wolfgang Denk87791f32006-07-11 00:23:54 +0200377#define CONFIG_CONS_INDEX 1
378/*
379 * To achieve necessary offset on SC16C554
380 * A0-A2 (register select) pins with NS16550
381 * functions (in struct NS16550), REG_SIZE
382 * should be 4, because A0-A2 pins are connected
383 * to DA2-DA4 address bus lines.
384 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_NS16550_REG_SIZE 4
Wolfgang Denk87791f32006-07-11 00:23:54 +0200386/*
387 * LocalPlus Bus already inited in cpu_init_f(),
388 * so can work with QUART's chip selects.
389 * One of four SC16C554 UARTs is selected with
390 * A3-A4 (DA5-DA6) lines.
391 */
Wolfgang Denked1cf842006-08-24 00:26:42 +0200392#if (CONFIG_QUART_CONSOLE > 0) && (CONFIG_QUART_CONSOLE < 5) && !defined(CONFIG_PRS200)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CS2_START | (CONFIG_QUART_CONSOLE - 1)<<5)
Wolfgang Denk87791f32006-07-11 00:23:54 +0200394#elif (CONFIG_QUART_CONSOLE > 4) && (CONFIG_QUART_CONSOLE < 9)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CS1_START | (CONFIG_QUART_CONSOLE - 5)<<5)
Wolfgang Denkefd988e2009-10-19 09:18:57 +0200396#else
Wolfgang Denk87791f32006-07-11 00:23:54 +0200397#error "Wrong QUART expander number."
398#endif
399
400/*
401 * SC16C554 chip's external crystal oscillator frequency
402 * is 7.3728 MHz
403 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_NS16550_CLK 7372800
Wolfgang Denk87791f32006-07-11 00:23:54 +0200405#endif /* CONFIG_QUART_CONSOLE */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100406/*-----------------------------------------------------------------------
407 * USB stuff
408 *-----------------------------------------------------------------------
409 */
410#define CONFIG_USB_CLOCK 0x0001BBBB
411#define CONFIG_USB_CONFIG 0x00005000
412
Wolfgang Denka4d26362007-08-12 15:11:38 +0200413#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
414#define CONFIG_AUTOBOOT_STOP_STR "432"
415#define CONFIG_SILENT_CONSOLE 1
416
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100417#endif /* __CONFIG_H */