blob: c4067e210b7e2651cc0ecc14cad6a7834cac9076 [file] [log] [blame]
Andy Fleming272cc702008-10-30 16:41:01 -05001/*
2 * Copyright 2008, Freescale Semiconductor, Inc
3 * Andy Fleming
4 *
5 * Based vaguely on the Linux code
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming272cc702008-10-30 16:41:01 -05008 */
9
10#include <config.h>
11#include <common.h>
12#include <command.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060013#include <dm.h>
14#include <dm/device-internal.h>
Stephen Warrend4622df2014-05-23 12:47:06 -060015#include <errno.h>
Andy Fleming272cc702008-10-30 16:41:01 -050016#include <mmc.h>
17#include <part.h>
Peng Fan2051aef2016-10-11 15:08:43 +080018#include <power/regulator.h>
Andy Fleming272cc702008-10-30 16:41:01 -050019#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060020#include <memalign.h>
Andy Fleming272cc702008-10-30 16:41:01 -050021#include <linux/list.h>
Rabin Vincent9b1f9422009-04-05 13:30:54 +053022#include <div64.h>
Paul Burtonda61fa52013-09-09 15:30:26 +010023#include "mmc_private.h"
Andy Fleming272cc702008-10-30 16:41:01 -050024
Peng Fan3697e592016-09-01 11:13:38 +080025static const unsigned int sd_au_size[] = {
26 0, SZ_16K / 512, SZ_32K / 512,
27 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
28 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
29 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
30 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512, SZ_64M / 512,
31};
32
Marek Vasutb5b838f2016-12-01 02:06:33 +010033#if CONFIG_IS_ENABLED(MMC_TINY)
34static struct mmc mmc_static;
35struct mmc *find_mmc_device(int dev_num)
36{
37 return &mmc_static;
38}
39
40void mmc_do_preinit(void)
41{
42 struct mmc *m = &mmc_static;
43#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
44 mmc_set_preinit(m, 1);
45#endif
46 if (m->preinit)
47 mmc_start_init(m);
48}
49
50struct blk_desc *mmc_get_blk_desc(struct mmc *mmc)
51{
52 return &mmc->block_dev;
53}
54#endif
55
Simon Glasse7881d82017-07-29 11:35:31 -060056#if !CONFIG_IS_ENABLED(DM_MMC)
Jeroen Hofstee750121c2014-07-12 21:24:08 +020057__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000058{
59 return -1;
60}
61
62int mmc_getwp(struct mmc *mmc)
63{
64 int wp;
65
66 wp = board_mmc_getwp(mmc);
67
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000068 if (wp < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020069 if (mmc->cfg->ops->getwp)
70 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000071 else
72 wp = 0;
73 }
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000074
75 return wp;
76}
77
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +020078__weak int board_mmc_getcd(struct mmc *mmc)
79{
Stefano Babic11fdade2010-02-05 15:04:43 +010080 return -1;
81}
Simon Glass8ca51e52016-06-12 23:30:22 -060082#endif
Stefano Babic11fdade2010-02-05 15:04:43 +010083
Marek Vasut8635ff92012-03-15 18:41:35 +000084#ifdef CONFIG_MMC_TRACE
Simon Glassc0c76eb2016-06-12 23:30:20 -060085void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
86{
87 printf("CMD_SEND:%d\n", cmd->cmdidx);
88 printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
89}
90
91void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
92{
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +000093 int i;
94 u8 *ptr;
95
Bin Meng7863ce52016-03-17 21:53:14 -070096 if (ret) {
97 printf("\t\tRET\t\t\t %d\n", ret);
98 } else {
99 switch (cmd->resp_type) {
100 case MMC_RSP_NONE:
101 printf("\t\tMMC_RSP_NONE\n");
102 break;
103 case MMC_RSP_R1:
104 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
105 cmd->response[0]);
106 break;
107 case MMC_RSP_R1b:
108 printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
109 cmd->response[0]);
110 break;
111 case MMC_RSP_R2:
112 printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
113 cmd->response[0]);
114 printf("\t\t \t\t 0x%08X \n",
115 cmd->response[1]);
116 printf("\t\t \t\t 0x%08X \n",
117 cmd->response[2]);
118 printf("\t\t \t\t 0x%08X \n",
119 cmd->response[3]);
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000120 printf("\n");
Bin Meng7863ce52016-03-17 21:53:14 -0700121 printf("\t\t\t\t\tDUMPING DATA\n");
122 for (i = 0; i < 4; i++) {
123 int j;
124 printf("\t\t\t\t\t%03d - ", i*4);
125 ptr = (u8 *)&cmd->response[i];
126 ptr += 3;
127 for (j = 0; j < 4; j++)
128 printf("%02X ", *ptr--);
129 printf("\n");
130 }
131 break;
132 case MMC_RSP_R3:
133 printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
134 cmd->response[0]);
135 break;
136 default:
137 printf("\t\tERROR MMC rsp not supported\n");
138 break;
Bin Meng53e8e402016-03-17 21:53:13 -0700139 }
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000140 }
Simon Glassc0c76eb2016-06-12 23:30:20 -0600141}
142
143void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
144{
145 int status;
146
147 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
148 printf("CURR STATE:%d\n", status);
149}
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000150#endif
Simon Glassc0c76eb2016-06-12 23:30:20 -0600151
Simon Glasse7881d82017-07-29 11:35:31 -0600152#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassc0c76eb2016-06-12 23:30:20 -0600153int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
154{
155 int ret;
156
157 mmmc_trace_before_send(mmc, cmd);
158 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
159 mmmc_trace_after_send(mmc, cmd, ret);
160
Marek Vasut8635ff92012-03-15 18:41:35 +0000161 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500162}
Simon Glass8ca51e52016-06-12 23:30:22 -0600163#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500164
Paul Burtonda61fa52013-09-09 15:30:26 +0100165int mmc_send_status(struct mmc *mmc, int timeout)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000166{
167 struct mmc_cmd cmd;
Jan Kloetzked617c422012-02-05 22:29:12 +0000168 int err, retries = 5;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000169
170 cmd.cmdidx = MMC_CMD_SEND_STATUS;
171 cmd.resp_type = MMC_RSP_R1;
Marek Vasutaaf3d412011-08-10 09:24:48 +0200172 if (!mmc_host_is_spi(mmc))
173 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000174
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500175 while (1) {
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000176 err = mmc_send_cmd(mmc, &cmd, NULL);
Jan Kloetzked617c422012-02-05 22:29:12 +0000177 if (!err) {
178 if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
179 (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
180 MMC_STATE_PRG)
181 break;
182 else if (cmd.response[0] & MMC_STATUS_MASK) {
Paul Burton56196822013-09-04 16:12:25 +0100183#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jan Kloetzked617c422012-02-05 22:29:12 +0000184 printf("Status Error: 0x%08X\n",
185 cmd.response[0]);
Paul Burton56196822013-09-04 16:12:25 +0100186#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900187 return -ECOMM;
Jan Kloetzked617c422012-02-05 22:29:12 +0000188 }
189 } else if (--retries < 0)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000190 return err;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000191
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500192 if (timeout-- <= 0)
193 break;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000194
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500195 udelay(1000);
196 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000197
Simon Glassc0c76eb2016-06-12 23:30:20 -0600198 mmc_trace_state(mmc, &cmd);
Jongman Heo5b0c9422012-06-03 21:32:13 +0000199 if (timeout <= 0) {
Paul Burton56196822013-09-04 16:12:25 +0100200#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000201 printf("Timeout waiting card ready\n");
Paul Burton56196822013-09-04 16:12:25 +0100202#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900203 return -ETIMEDOUT;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000204 }
205
206 return 0;
207}
208
Paul Burtonda61fa52013-09-09 15:30:26 +0100209int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Fleming272cc702008-10-30 16:41:01 -0500210{
211 struct mmc_cmd cmd;
212
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600213 if (mmc->ddr_mode)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900214 return 0;
215
Andy Fleming272cc702008-10-30 16:41:01 -0500216 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
217 cmd.resp_type = MMC_RSP_R1;
218 cmd.cmdarg = len;
Andy Fleming272cc702008-10-30 16:41:01 -0500219
220 return mmc_send_cmd(mmc, &cmd, NULL);
221}
222
Sascha Silbeff8fef52013-06-14 13:07:25 +0200223static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000224 lbaint_t blkcnt)
Andy Fleming272cc702008-10-30 16:41:01 -0500225{
226 struct mmc_cmd cmd;
227 struct mmc_data data;
228
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700229 if (blkcnt > 1)
230 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
231 else
232 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Fleming272cc702008-10-30 16:41:01 -0500233
234 if (mmc->high_capacity)
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700235 cmd.cmdarg = start;
Andy Fleming272cc702008-10-30 16:41:01 -0500236 else
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700237 cmd.cmdarg = start * mmc->read_bl_len;
Andy Fleming272cc702008-10-30 16:41:01 -0500238
239 cmd.resp_type = MMC_RSP_R1;
Andy Fleming272cc702008-10-30 16:41:01 -0500240
241 data.dest = dst;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700242 data.blocks = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500243 data.blocksize = mmc->read_bl_len;
244 data.flags = MMC_DATA_READ;
245
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700246 if (mmc_send_cmd(mmc, &cmd, &data))
247 return 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500248
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700249 if (blkcnt > 1) {
250 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
251 cmd.cmdarg = 0;
252 cmd.resp_type = MMC_RSP_R1b;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700253 if (mmc_send_cmd(mmc, &cmd, NULL)) {
Paul Burton56196822013-09-04 16:12:25 +0100254#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700255 printf("mmc fail to send stop cmd\n");
Paul Burton56196822013-09-04 16:12:25 +0100256#endif
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700257 return 0;
258 }
Andy Fleming272cc702008-10-30 16:41:01 -0500259 }
260
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700261 return blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500262}
263
Simon Glassc4d660d2017-07-04 13:31:19 -0600264#if CONFIG_IS_ENABLED(BLK)
Simon Glass7dba0b92016-06-12 23:30:15 -0600265ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600266#else
Simon Glass7dba0b92016-06-12 23:30:15 -0600267ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
268 void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600269#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500270{
Simon Glassc4d660d2017-07-04 13:31:19 -0600271#if CONFIG_IS_ENABLED(BLK)
Simon Glass33fb2112016-05-01 13:52:41 -0600272 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
273#endif
Simon Glassbcce53d2016-02-29 15:25:51 -0700274 int dev_num = block_dev->devnum;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700275 int err;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700276 lbaint_t cur, blocks_todo = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500277
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700278 if (blkcnt == 0)
279 return 0;
280
281 struct mmc *mmc = find_mmc_device(dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500282 if (!mmc)
283 return 0;
284
Marek Vasutb5b838f2016-12-01 02:06:33 +0100285 if (CONFIG_IS_ENABLED(MMC_TINY))
286 err = mmc_switch_part(mmc, block_dev->hwpart);
287 else
288 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
289
Stephen Warren873cc1d2015-12-07 11:38:49 -0700290 if (err < 0)
291 return 0;
292
Simon Glassc40fdca2016-05-01 13:52:35 -0600293 if ((start + blkcnt) > block_dev->lba) {
Paul Burton56196822013-09-04 16:12:25 +0100294#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Sascha Silbeff8fef52013-06-14 13:07:25 +0200295 printf("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
Simon Glassc40fdca2016-05-01 13:52:35 -0600296 start + blkcnt, block_dev->lba);
Paul Burton56196822013-09-04 16:12:25 +0100297#endif
Lei Wend2bf29e2010-09-13 22:07:27 +0800298 return 0;
299 }
Andy Fleming272cc702008-10-30 16:41:01 -0500300
Simon Glass11692992015-06-23 15:38:50 -0600301 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
302 debug("%s: Failed to set blocklen\n", __func__);
Andy Fleming272cc702008-10-30 16:41:01 -0500303 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600304 }
Andy Fleming272cc702008-10-30 16:41:01 -0500305
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700306 do {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200307 cur = (blocks_todo > mmc->cfg->b_max) ?
308 mmc->cfg->b_max : blocks_todo;
Simon Glass11692992015-06-23 15:38:50 -0600309 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
310 debug("%s: Failed to read blocks\n", __func__);
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700311 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600312 }
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700313 blocks_todo -= cur;
314 start += cur;
315 dst += cur * mmc->read_bl_len;
316 } while (blocks_todo > 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500317
318 return blkcnt;
319}
320
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000321static int mmc_go_idle(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500322{
323 struct mmc_cmd cmd;
324 int err;
325
326 udelay(1000);
327
328 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
329 cmd.cmdarg = 0;
330 cmd.resp_type = MMC_RSP_NONE;
Andy Fleming272cc702008-10-30 16:41:01 -0500331
332 err = mmc_send_cmd(mmc, &cmd, NULL);
333
334 if (err)
335 return err;
336
337 udelay(2000);
338
339 return 0;
340}
341
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000342static int sd_send_op_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500343{
344 int timeout = 1000;
345 int err;
346 struct mmc_cmd cmd;
347
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500348 while (1) {
Andy Fleming272cc702008-10-30 16:41:01 -0500349 cmd.cmdidx = MMC_CMD_APP_CMD;
350 cmd.resp_type = MMC_RSP_R1;
351 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500352
353 err = mmc_send_cmd(mmc, &cmd, NULL);
354
355 if (err)
356 return err;
357
358 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
359 cmd.resp_type = MMC_RSP_R3;
Stefano Babic250de122010-01-20 18:20:39 +0100360
361 /*
362 * Most cards do not answer if some reserved bits
363 * in the ocr are set. However, Some controller
364 * can set bit 7 (reserved for low voltages), but
365 * how to manage low voltages SD card is not yet
366 * specified.
367 */
Thomas Choud52ebf12010-12-24 13:12:21 +0000368 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200369 (mmc->cfg->voltages & 0xff8000);
Andy Fleming272cc702008-10-30 16:41:01 -0500370
371 if (mmc->version == SD_VERSION_2)
372 cmd.cmdarg |= OCR_HCS;
373
374 err = mmc_send_cmd(mmc, &cmd, NULL);
375
376 if (err)
377 return err;
378
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500379 if (cmd.response[0] & OCR_BUSY)
380 break;
Andy Fleming272cc702008-10-30 16:41:01 -0500381
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500382 if (timeout-- <= 0)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900383 return -EOPNOTSUPP;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500384
385 udelay(1000);
386 }
Andy Fleming272cc702008-10-30 16:41:01 -0500387
388 if (mmc->version != SD_VERSION_2)
389 mmc->version = SD_VERSION_1_0;
390
Thomas Choud52ebf12010-12-24 13:12:21 +0000391 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
392 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
393 cmd.resp_type = MMC_RSP_R3;
394 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000395
396 err = mmc_send_cmd(mmc, &cmd, NULL);
397
398 if (err)
399 return err;
400 }
401
Rabin Vincent998be3d2009-04-05 13:30:56 +0530402 mmc->ocr = cmd.response[0];
Andy Fleming272cc702008-10-30 16:41:01 -0500403
404 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
405 mmc->rca = 0;
406
407 return 0;
408}
409
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500410static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Fleming272cc702008-10-30 16:41:01 -0500411{
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500412 struct mmc_cmd cmd;
Andy Fleming272cc702008-10-30 16:41:01 -0500413 int err;
414
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500415 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
416 cmd.resp_type = MMC_RSP_R3;
417 cmd.cmdarg = 0;
Rob Herring5a203972015-03-23 17:56:59 -0500418 if (use_arg && !mmc_host_is_spi(mmc))
419 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200420 (mmc->cfg->voltages &
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500421 (mmc->ocr & OCR_VOLTAGE_MASK)) |
422 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000423
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500424 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000425 if (err)
426 return err;
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500427 mmc->ocr = cmd.response[0];
Che-Liang Chioue9550442012-11-28 15:21:13 +0000428 return 0;
429}
430
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200431static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000432{
Che-Liang Chioue9550442012-11-28 15:21:13 +0000433 int err, i;
434
Andy Fleming272cc702008-10-30 16:41:01 -0500435 /* Some cards seem to need this */
436 mmc_go_idle(mmc);
437
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000438 /* Asking to the card its capabilities */
Che-Liang Chioue9550442012-11-28 15:21:13 +0000439 for (i = 0; i < 2; i++) {
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500440 err = mmc_send_op_cond_iter(mmc, i != 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500441 if (err)
442 return err;
443
Che-Liang Chioue9550442012-11-28 15:21:13 +0000444 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500445 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500446 break;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000447 }
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500448 mmc->op_cond_pending = 1;
449 return 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000450}
Andy Fleming272cc702008-10-30 16:41:01 -0500451
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200452static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000453{
454 struct mmc_cmd cmd;
455 int timeout = 1000;
456 uint start;
457 int err;
458
459 mmc->op_cond_pending = 0;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500460 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lud188b112016-08-02 15:33:18 +0800461 /* Some cards seem to need this */
462 mmc_go_idle(mmc);
463
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500464 start = get_timer(0);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500465 while (1) {
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500466 err = mmc_send_op_cond_iter(mmc, 1);
467 if (err)
468 return err;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500469 if (mmc->ocr & OCR_BUSY)
470 break;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500471 if (get_timer(start) > timeout)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900472 return -EOPNOTSUPP;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500473 udelay(100);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500474 }
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500475 }
Andy Fleming272cc702008-10-30 16:41:01 -0500476
Thomas Choud52ebf12010-12-24 13:12:21 +0000477 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
478 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
479 cmd.resp_type = MMC_RSP_R3;
480 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000481
482 err = mmc_send_cmd(mmc, &cmd, NULL);
483
484 if (err)
485 return err;
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500486
487 mmc->ocr = cmd.response[0];
Thomas Choud52ebf12010-12-24 13:12:21 +0000488 }
489
Andy Fleming272cc702008-10-30 16:41:01 -0500490 mmc->version = MMC_VERSION_UNKNOWN;
Andy Fleming272cc702008-10-30 16:41:01 -0500491
492 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrendef816a2014-01-30 16:11:12 -0700493 mmc->rca = 1;
Andy Fleming272cc702008-10-30 16:41:01 -0500494
495 return 0;
496}
497
498
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000499static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Fleming272cc702008-10-30 16:41:01 -0500500{
501 struct mmc_cmd cmd;
502 struct mmc_data data;
503 int err;
504
505 /* Get the Card Status Register */
506 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
507 cmd.resp_type = MMC_RSP_R1;
508 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500509
Yoshihiro Shimodacdfd1ac2012-06-07 19:09:11 +0000510 data.dest = (char *)ext_csd;
Andy Fleming272cc702008-10-30 16:41:01 -0500511 data.blocks = 1;
Simon Glass8bfa1952013-04-03 08:54:30 +0000512 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -0500513 data.flags = MMC_DATA_READ;
514
515 err = mmc_send_cmd(mmc, &cmd, &data);
516
517 return err;
518}
519
Simon Glassc40704f2016-06-12 23:30:18 -0600520int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
Andy Fleming272cc702008-10-30 16:41:01 -0500521{
522 struct mmc_cmd cmd;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000523 int timeout = 1000;
Maxime Riparda9003dc2016-11-04 16:18:08 +0100524 int retries = 3;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000525 int ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500526
527 cmd.cmdidx = MMC_CMD_SWITCH;
528 cmd.resp_type = MMC_RSP_R1b;
529 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000530 (index << 16) |
531 (value << 8);
Andy Fleming272cc702008-10-30 16:41:01 -0500532
Maxime Riparda9003dc2016-11-04 16:18:08 +0100533 while (retries > 0) {
534 ret = mmc_send_cmd(mmc, &cmd, NULL);
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000535
Maxime Riparda9003dc2016-11-04 16:18:08 +0100536 /* Waiting for the ready status */
537 if (!ret) {
538 ret = mmc_send_status(mmc, timeout);
539 return ret;
540 }
541
542 retries--;
543 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000544
545 return ret;
546
Andy Fleming272cc702008-10-30 16:41:01 -0500547}
548
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000549static int mmc_change_freq(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500550{
Simon Glass8bfa1952013-04-03 08:54:30 +0000551 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Andy Fleming272cc702008-10-30 16:41:01 -0500552 char cardtype;
553 int err;
554
Andrew Gabbasovfc5b32f2014-12-25 10:22:25 -0600555 mmc->card_caps = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500556
Thomas Choud52ebf12010-12-24 13:12:21 +0000557 if (mmc_host_is_spi(mmc))
558 return 0;
559
Andy Fleming272cc702008-10-30 16:41:01 -0500560 /* Only version 4 supports high-speed */
561 if (mmc->version < MMC_VERSION_4)
562 return 0;
563
Andrew Gabbasovfc5b32f2014-12-25 10:22:25 -0600564 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
565
Andy Fleming272cc702008-10-30 16:41:01 -0500566 err = mmc_send_ext_csd(mmc, ext_csd);
567
568 if (err)
569 return err;
570
Lei Wen0560db12011-10-03 20:35:10 +0000571 cardtype = ext_csd[EXT_CSD_CARD_TYPE] & 0xf;
Andy Fleming272cc702008-10-30 16:41:01 -0500572
573 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING, 1);
574
575 if (err)
Heiko Schochera5e27b42016-06-07 08:31:21 +0200576 return err;
Andy Fleming272cc702008-10-30 16:41:01 -0500577
578 /* Now check to see that it worked */
579 err = mmc_send_ext_csd(mmc, ext_csd);
580
581 if (err)
582 return err;
583
584 /* No high-speed support */
Lei Wen0560db12011-10-03 20:35:10 +0000585 if (!ext_csd[EXT_CSD_HS_TIMING])
Andy Fleming272cc702008-10-30 16:41:01 -0500586 return 0;
587
588 /* High Speed is set, there are two types: 52MHz and 26MHz */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900589 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Andrew Gabbasov201d5ac2014-12-01 06:59:10 -0600590 if (cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900591 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Andy Fleming272cc702008-10-30 16:41:01 -0500592 mmc->card_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900593 } else {
Andy Fleming272cc702008-10-30 16:41:01 -0500594 mmc->card_caps |= MMC_MODE_HS;
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900595 }
Andy Fleming272cc702008-10-30 16:41:01 -0500596
597 return 0;
598}
599
Stephen Warrenf866a462013-06-11 15:14:01 -0600600static int mmc_set_capacity(struct mmc *mmc, int part_num)
601{
602 switch (part_num) {
603 case 0:
604 mmc->capacity = mmc->capacity_user;
605 break;
606 case 1:
607 case 2:
608 mmc->capacity = mmc->capacity_boot;
609 break;
610 case 3:
611 mmc->capacity = mmc->capacity_rpmb;
612 break;
613 case 4:
614 case 5:
615 case 6:
616 case 7:
617 mmc->capacity = mmc->capacity_gp[part_num - 4];
618 break;
619 default:
620 return -1;
621 }
622
Simon Glassc40fdca2016-05-01 13:52:35 -0600623 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrenf866a462013-06-11 15:14:01 -0600624
625 return 0;
626}
627
Simon Glass7dba0b92016-06-12 23:30:15 -0600628int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wenbc897b12011-05-02 16:26:26 +0000629{
Stephen Warrenf866a462013-06-11 15:14:01 -0600630 int ret;
Lei Wenbc897b12011-05-02 16:26:26 +0000631
Stephen Warrenf866a462013-06-11 15:14:01 -0600632 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
633 (mmc->part_config & ~PART_ACCESS_MASK)
634 | (part_num & PART_ACCESS_MASK));
Stephen Warrenf866a462013-06-11 15:14:01 -0600635
Peter Bigot6dc93e72014-09-02 18:31:23 -0500636 /*
637 * Set the capacity if the switch succeeded or was intended
638 * to return to representing the raw device.
639 */
Stephen Warren873cc1d2015-12-07 11:38:49 -0700640 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot6dc93e72014-09-02 18:31:23 -0500641 ret = mmc_set_capacity(mmc, part_num);
Simon Glassfdbb1392016-05-01 13:52:37 -0600642 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700643 }
Peter Bigot6dc93e72014-09-02 18:31:23 -0500644
645 return ret;
Lei Wenbc897b12011-05-02 16:26:26 +0000646}
647
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100648int mmc_hwpart_config(struct mmc *mmc,
649 const struct mmc_hwpart_conf *conf,
650 enum mmc_hwpart_conf_mode mode)
651{
652 u8 part_attrs = 0;
653 u32 enh_size_mult;
654 u32 enh_start_addr;
655 u32 gp_size_mult[4];
656 u32 max_enh_size_mult;
657 u32 tot_enh_size_mult = 0;
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100658 u8 wr_rel_set;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100659 int i, pidx, err;
660 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
661
662 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
663 return -EINVAL;
664
665 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
666 printf("eMMC >= 4.4 required for enhanced user data area\n");
667 return -EMEDIUMTYPE;
668 }
669
670 if (!(mmc->part_support & PART_SUPPORT)) {
671 printf("Card does not support partitioning\n");
672 return -EMEDIUMTYPE;
673 }
674
675 if (!mmc->hc_wp_grp_size) {
676 printf("Card does not define HC WP group size\n");
677 return -EMEDIUMTYPE;
678 }
679
680 /* check partition alignment and total enhanced size */
681 if (conf->user.enh_size) {
682 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
683 conf->user.enh_start % mmc->hc_wp_grp_size) {
684 printf("User data enhanced area not HC WP group "
685 "size aligned\n");
686 return -EINVAL;
687 }
688 part_attrs |= EXT_CSD_ENH_USR;
689 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
690 if (mmc->high_capacity) {
691 enh_start_addr = conf->user.enh_start;
692 } else {
693 enh_start_addr = (conf->user.enh_start << 9);
694 }
695 } else {
696 enh_size_mult = 0;
697 enh_start_addr = 0;
698 }
699 tot_enh_size_mult += enh_size_mult;
700
701 for (pidx = 0; pidx < 4; pidx++) {
702 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
703 printf("GP%i partition not HC WP group size "
704 "aligned\n", pidx+1);
705 return -EINVAL;
706 }
707 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
708 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
709 part_attrs |= EXT_CSD_ENH_GP(pidx);
710 tot_enh_size_mult += gp_size_mult[pidx];
711 }
712 }
713
714 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
715 printf("Card does not support enhanced attribute\n");
716 return -EMEDIUMTYPE;
717 }
718
719 err = mmc_send_ext_csd(mmc, ext_csd);
720 if (err)
721 return err;
722
723 max_enh_size_mult =
724 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
725 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
726 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
727 if (tot_enh_size_mult > max_enh_size_mult) {
728 printf("Total enhanced size exceeds maximum (%u > %u)\n",
729 tot_enh_size_mult, max_enh_size_mult);
730 return -EMEDIUMTYPE;
731 }
732
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100733 /* The default value of EXT_CSD_WR_REL_SET is device
734 * dependent, the values can only be changed if the
735 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
736 * changed only once and before partitioning is completed. */
737 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
738 if (conf->user.wr_rel_change) {
739 if (conf->user.wr_rel_set)
740 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
741 else
742 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
743 }
744 for (pidx = 0; pidx < 4; pidx++) {
745 if (conf->gp_part[pidx].wr_rel_change) {
746 if (conf->gp_part[pidx].wr_rel_set)
747 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
748 else
749 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
750 }
751 }
752
753 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
754 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
755 puts("Card does not support host controlled partition write "
756 "reliability settings\n");
757 return -EMEDIUMTYPE;
758 }
759
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100760 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
761 EXT_CSD_PARTITION_SETTING_COMPLETED) {
762 printf("Card already partitioned\n");
763 return -EPERM;
764 }
765
766 if (mode == MMC_HWPART_CONF_CHECK)
767 return 0;
768
769 /* Partitioning requires high-capacity size definitions */
770 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
771 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
772 EXT_CSD_ERASE_GROUP_DEF, 1);
773
774 if (err)
775 return err;
776
777 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
778
779 /* update erase group size to be high-capacity */
780 mmc->erase_grp_size =
781 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
782
783 }
784
785 /* all OK, write the configuration */
786 for (i = 0; i < 4; i++) {
787 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
788 EXT_CSD_ENH_START_ADDR+i,
789 (enh_start_addr >> (i*8)) & 0xFF);
790 if (err)
791 return err;
792 }
793 for (i = 0; i < 3; i++) {
794 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
795 EXT_CSD_ENH_SIZE_MULT+i,
796 (enh_size_mult >> (i*8)) & 0xFF);
797 if (err)
798 return err;
799 }
800 for (pidx = 0; pidx < 4; pidx++) {
801 for (i = 0; i < 3; i++) {
802 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
803 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
804 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
805 if (err)
806 return err;
807 }
808 }
809 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
810 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
811 if (err)
812 return err;
813
814 if (mode == MMC_HWPART_CONF_SET)
815 return 0;
816
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100817 /* The WR_REL_SET is a write-once register but shall be
818 * written before setting PART_SETTING_COMPLETED. As it is
819 * write-once we can only write it when completing the
820 * partitioning. */
821 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
822 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
823 EXT_CSD_WR_REL_SET, wr_rel_set);
824 if (err)
825 return err;
826 }
827
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100828 /* Setting PART_SETTING_COMPLETED confirms the partition
829 * configuration but it only becomes effective after power
830 * cycle, so we do not adjust the partition related settings
831 * in the mmc struct. */
832
833 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
834 EXT_CSD_PARTITION_SETTING,
835 EXT_CSD_PARTITION_SETTING_COMPLETED);
836 if (err)
837 return err;
838
839 return 0;
840}
841
Simon Glasse7881d82017-07-29 11:35:31 -0600842#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +0000843int mmc_getcd(struct mmc *mmc)
844{
845 int cd;
846
847 cd = board_mmc_getcd(mmc);
848
Peter Korsgaardd4e1da42013-03-21 04:00:03 +0000849 if (cd < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200850 if (mmc->cfg->ops->getcd)
851 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +0000852 else
853 cd = 1;
854 }
Thierry Reding48972d92012-01-02 01:15:37 +0000855
856 return cd;
857}
Simon Glass8ca51e52016-06-12 23:30:22 -0600858#endif
Thierry Reding48972d92012-01-02 01:15:37 +0000859
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000860static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Fleming272cc702008-10-30 16:41:01 -0500861{
862 struct mmc_cmd cmd;
863 struct mmc_data data;
864
865 /* Switch the frequency */
866 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
867 cmd.resp_type = MMC_RSP_R1;
868 cmd.cmdarg = (mode << 31) | 0xffffff;
869 cmd.cmdarg &= ~(0xf << (group * 4));
870 cmd.cmdarg |= value << (group * 4);
Andy Fleming272cc702008-10-30 16:41:01 -0500871
872 data.dest = (char *)resp;
873 data.blocksize = 64;
874 data.blocks = 1;
875 data.flags = MMC_DATA_READ;
876
877 return mmc_send_cmd(mmc, &cmd, &data);
878}
879
880
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000881static int sd_change_freq(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500882{
883 int err;
884 struct mmc_cmd cmd;
Suniel Mahesh18e7c8f2017-10-05 11:32:00 +0530885 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
886 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Fleming272cc702008-10-30 16:41:01 -0500887 struct mmc_data data;
888 int timeout;
889
890 mmc->card_caps = 0;
891
Thomas Choud52ebf12010-12-24 13:12:21 +0000892 if (mmc_host_is_spi(mmc))
893 return 0;
894
Andy Fleming272cc702008-10-30 16:41:01 -0500895 /* Read the SCR to find out if this card supports higher speeds */
896 cmd.cmdidx = MMC_CMD_APP_CMD;
897 cmd.resp_type = MMC_RSP_R1;
898 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -0500899
900 err = mmc_send_cmd(mmc, &cmd, NULL);
901
902 if (err)
903 return err;
904
905 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
906 cmd.resp_type = MMC_RSP_R1;
907 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500908
909 timeout = 3;
910
911retry_scr:
Anton staaff781dd32011-10-03 13:54:59 +0000912 data.dest = (char *)scr;
Andy Fleming272cc702008-10-30 16:41:01 -0500913 data.blocksize = 8;
914 data.blocks = 1;
915 data.flags = MMC_DATA_READ;
916
917 err = mmc_send_cmd(mmc, &cmd, &data);
918
919 if (err) {
920 if (timeout--)
921 goto retry_scr;
922
923 return err;
924 }
925
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +0300926 mmc->scr[0] = __be32_to_cpu(scr[0]);
927 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Fleming272cc702008-10-30 16:41:01 -0500928
929 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng53e8e402016-03-17 21:53:13 -0700930 case 0:
931 mmc->version = SD_VERSION_1_0;
932 break;
933 case 1:
934 mmc->version = SD_VERSION_1_10;
935 break;
936 case 2:
937 mmc->version = SD_VERSION_2;
938 if ((mmc->scr[0] >> 15) & 0x1)
939 mmc->version = SD_VERSION_3;
940 break;
941 default:
942 mmc->version = SD_VERSION_1_0;
943 break;
Andy Fleming272cc702008-10-30 16:41:01 -0500944 }
945
Alagu Sankarb44c7082010-05-12 15:08:24 +0530946 if (mmc->scr[0] & SD_DATA_4BIT)
947 mmc->card_caps |= MMC_MODE_4BIT;
948
Andy Fleming272cc702008-10-30 16:41:01 -0500949 /* Version 1.0 doesn't support switching */
950 if (mmc->version == SD_VERSION_1_0)
951 return 0;
952
953 timeout = 4;
954 while (timeout--) {
955 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaff781dd32011-10-03 13:54:59 +0000956 (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -0500957
958 if (err)
959 return err;
960
961 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +0300962 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Fleming272cc702008-10-30 16:41:01 -0500963 break;
964 }
965
Andy Fleming272cc702008-10-30 16:41:01 -0500966 /* If high-speed isn't supported, we return */
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +0300967 if (!(__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED))
Andy Fleming272cc702008-10-30 16:41:01 -0500968 return 0;
969
Macpaul Lin2c3fbf42011-11-28 16:31:09 +0000970 /*
971 * If the host doesn't support SD_HIGHSPEED, do not switch card to
972 * HIGHSPEED mode even if the card support SD_HIGHSPPED.
973 * This can avoid furthur problem when the card runs in different
974 * mode between the host.
975 */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200976 if (!((mmc->cfg->host_caps & MMC_MODE_HS_52MHz) &&
977 (mmc->cfg->host_caps & MMC_MODE_HS)))
Macpaul Lin2c3fbf42011-11-28 16:31:09 +0000978 return 0;
979
Anton staaff781dd32011-10-03 13:54:59 +0000980 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, 1, (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -0500981
982 if (err)
983 return err;
984
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +0300985 if ((__be32_to_cpu(switch_status[4]) & 0x0f000000) == 0x01000000)
Andy Fleming272cc702008-10-30 16:41:01 -0500986 mmc->card_caps |= MMC_MODE_HS;
987
988 return 0;
989}
990
Peng Fan3697e592016-09-01 11:13:38 +0800991static int sd_read_ssr(struct mmc *mmc)
992{
993 int err, i;
994 struct mmc_cmd cmd;
995 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
996 struct mmc_data data;
997 int timeout = 3;
998 unsigned int au, eo, et, es;
999
1000 cmd.cmdidx = MMC_CMD_APP_CMD;
1001 cmd.resp_type = MMC_RSP_R1;
1002 cmd.cmdarg = mmc->rca << 16;
1003
1004 err = mmc_send_cmd(mmc, &cmd, NULL);
1005 if (err)
1006 return err;
1007
1008 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1009 cmd.resp_type = MMC_RSP_R1;
1010 cmd.cmdarg = 0;
1011
1012retry_ssr:
1013 data.dest = (char *)ssr;
1014 data.blocksize = 64;
1015 data.blocks = 1;
1016 data.flags = MMC_DATA_READ;
1017
1018 err = mmc_send_cmd(mmc, &cmd, &data);
1019 if (err) {
1020 if (timeout--)
1021 goto retry_ssr;
1022
1023 return err;
1024 }
1025
1026 for (i = 0; i < 16; i++)
1027 ssr[i] = be32_to_cpu(ssr[i]);
1028
1029 au = (ssr[2] >> 12) & 0xF;
1030 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1031 mmc->ssr.au = sd_au_size[au];
1032 es = (ssr[3] >> 24) & 0xFF;
1033 es |= (ssr[2] & 0xFF) << 8;
1034 et = (ssr[3] >> 18) & 0x3F;
1035 if (es && et) {
1036 eo = (ssr[3] >> 16) & 0x3;
1037 mmc->ssr.erase_timeout = (et * 1000) / es;
1038 mmc->ssr.erase_offset = eo * 1000;
1039 }
1040 } else {
1041 debug("Invalid Allocation Unit Size.\n");
1042 }
1043
1044 return 0;
1045}
1046
Andy Fleming272cc702008-10-30 16:41:01 -05001047/* frequency bases */
1048/* divided by 10 to be nice to platforms without floating point */
Mike Frysinger5f837c22010-10-20 01:15:53 +00001049static const int fbase[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001050 10000,
1051 100000,
1052 1000000,
1053 10000000,
1054};
1055
1056/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1057 * to platforms without floating point.
1058 */
Simon Glass61fe0762016-05-14 14:02:57 -06001059static const u8 multipliers[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001060 0, /* reserved */
1061 10,
1062 12,
1063 13,
1064 15,
1065 20,
1066 25,
1067 30,
1068 35,
1069 40,
1070 45,
1071 50,
1072 55,
1073 60,
1074 70,
1075 80,
1076};
1077
Simon Glasse7881d82017-07-29 11:35:31 -06001078#if !CONFIG_IS_ENABLED(DM_MMC)
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001079static void mmc_set_ios(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001080{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001081 if (mmc->cfg->ops->set_ios)
1082 mmc->cfg->ops->set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001083}
Simon Glass8ca51e52016-06-12 23:30:22 -06001084#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001085
1086void mmc_set_clock(struct mmc *mmc, uint clock)
1087{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001088 if (clock > mmc->cfg->f_max)
1089 clock = mmc->cfg->f_max;
Andy Fleming272cc702008-10-30 16:41:01 -05001090
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001091 if (clock < mmc->cfg->f_min)
1092 clock = mmc->cfg->f_min;
Andy Fleming272cc702008-10-30 16:41:01 -05001093
1094 mmc->clock = clock;
1095
1096 mmc_set_ios(mmc);
1097}
1098
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001099static void mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Fleming272cc702008-10-30 16:41:01 -05001100{
1101 mmc->bus_width = width;
1102
1103 mmc_set_ios(mmc);
1104}
1105
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001106static int sd_select_bus_freq_width(struct mmc *mmc)
1107{
1108 int err;
1109 struct mmc_cmd cmd;
1110
1111 err = sd_change_freq(mmc);
1112 if (err)
1113 return err;
1114
1115 /* Restrict card's capabilities by what the host can do */
1116 mmc->card_caps &= mmc->cfg->host_caps;
1117
1118 if (mmc->card_caps & MMC_MODE_4BIT) {
1119 cmd.cmdidx = MMC_CMD_APP_CMD;
1120 cmd.resp_type = MMC_RSP_R1;
1121 cmd.cmdarg = mmc->rca << 16;
1122
1123 err = mmc_send_cmd(mmc, &cmd, NULL);
1124 if (err)
1125 return err;
1126
1127 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1128 cmd.resp_type = MMC_RSP_R1;
1129 cmd.cmdarg = 2;
1130 err = mmc_send_cmd(mmc, &cmd, NULL);
1131 if (err)
1132 return err;
1133
1134 mmc_set_bus_width(mmc, 4);
1135 }
1136
1137 err = sd_read_ssr(mmc);
1138 if (err)
1139 return err;
1140
1141 if (mmc->card_caps & MMC_MODE_HS)
1142 mmc->tran_speed = 50000000;
1143 else
1144 mmc->tran_speed = 25000000;
1145
1146 return 0;
1147}
1148
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001149/*
1150 * read the compare the part of ext csd that is constant.
1151 * This can be used to check that the transfer is working
1152 * as expected.
1153 */
1154static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
1155{
1156 int err;
1157 const u8 *ext_csd = mmc->ext_csd;
1158 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1159
1160 err = mmc_send_ext_csd(mmc, test_csd);
1161 if (err)
1162 return err;
1163
1164 /* Only compare read only fields */
1165 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1166 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1167 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1168 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1169 ext_csd[EXT_CSD_REV]
1170 == test_csd[EXT_CSD_REV] &&
1171 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1172 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1173 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1174 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1175 return 0;
1176
1177 return -EBADMSG;
1178}
1179
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001180static int mmc_select_bus_freq_width(struct mmc *mmc)
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001181{
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001182 /* An array of possible bus widths in order of preference */
1183 static const unsigned int ext_csd_bits[] = {
1184 EXT_CSD_DDR_BUS_WIDTH_8,
1185 EXT_CSD_DDR_BUS_WIDTH_4,
1186 EXT_CSD_BUS_WIDTH_8,
1187 EXT_CSD_BUS_WIDTH_4,
1188 EXT_CSD_BUS_WIDTH_1,
1189 };
1190 /* An array to map CSD bus widths to host cap bits */
1191 static const unsigned int ext_to_hostcaps[] = {
1192 [EXT_CSD_DDR_BUS_WIDTH_4] =
1193 MMC_MODE_DDR_52MHz | MMC_MODE_4BIT,
1194 [EXT_CSD_DDR_BUS_WIDTH_8] =
1195 MMC_MODE_DDR_52MHz | MMC_MODE_8BIT,
1196 [EXT_CSD_BUS_WIDTH_4] = MMC_MODE_4BIT,
1197 [EXT_CSD_BUS_WIDTH_8] = MMC_MODE_8BIT,
1198 };
1199 /* An array to map chosen bus width to an integer */
1200 static const unsigned int widths[] = {
1201 8, 4, 8, 4, 1,
1202 };
1203 int err;
1204 int idx;
1205
1206 err = mmc_change_freq(mmc);
1207 if (err)
1208 return err;
1209
1210 /* Restrict card's capabilities by what the host can do */
1211 mmc->card_caps &= mmc->cfg->host_caps;
1212
1213 /* Only version 4 of MMC supports wider bus widths */
1214 if (mmc->version < MMC_VERSION_4)
1215 return 0;
1216
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001217 if (!mmc->ext_csd) {
1218 debug("No ext_csd found!\n"); /* this should enver happen */
1219 return -ENOTSUPP;
1220 }
1221
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001222 for (idx = 0; idx < ARRAY_SIZE(ext_csd_bits); idx++) {
1223 unsigned int extw = ext_csd_bits[idx];
1224 unsigned int caps = ext_to_hostcaps[extw];
1225 /*
1226 * If the bus width is still not changed,
1227 * don't try to set the default again.
1228 * Otherwise, recover from switch attempts
1229 * by switching to 1-bit bus width.
1230 */
1231 if (extw == EXT_CSD_BUS_WIDTH_1 &&
1232 mmc->bus_width == 1) {
1233 err = 0;
1234 break;
1235 }
1236
1237 /*
1238 * Check to make sure the card and controller support
1239 * these capabilities
1240 */
1241 if ((mmc->card_caps & caps) != caps)
1242 continue;
1243
1244 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1245 EXT_CSD_BUS_WIDTH, extw);
1246
1247 if (err)
1248 continue;
1249
1250 mmc->ddr_mode = (caps & MMC_MODE_DDR_52MHz) ? 1 : 0;
1251 mmc_set_bus_width(mmc, widths[idx]);
1252
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001253 err = mmc_read_and_compare_ext_csd(mmc);
1254 if (!err)
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001255 break;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001256 }
1257
1258 if (err)
1259 return err;
1260
1261 if (mmc->card_caps & MMC_MODE_HS) {
1262 if (mmc->card_caps & MMC_MODE_HS_52MHz)
1263 mmc->tran_speed = 52000000;
1264 else
1265 mmc->tran_speed = 26000000;
1266 }
1267
1268 return err;
1269}
1270
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001271static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001272{
1273 int err, i;
1274 u64 capacity;
1275 bool has_parts = false;
1276 bool part_completed;
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001277 u8 *ext_csd;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001278
1279 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
1280 return 0;
1281
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001282 ext_csd = malloc_cache_aligned(MMC_MAX_BLOCK_LEN);
1283 if (!ext_csd)
1284 return -ENOMEM;
1285
1286 mmc->ext_csd = ext_csd;
1287
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001288 /* check ext_csd version and capacity */
1289 err = mmc_send_ext_csd(mmc, ext_csd);
1290 if (err)
1291 return err;
1292 if (ext_csd[EXT_CSD_REV] >= 2) {
1293 /*
1294 * According to the JEDEC Standard, the value of
1295 * ext_csd's capacity is valid if the value is more
1296 * than 2GB
1297 */
1298 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
1299 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
1300 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
1301 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
1302 capacity *= MMC_MAX_BLOCK_LEN;
1303 if ((capacity >> 20) > 2 * 1024)
1304 mmc->capacity_user = capacity;
1305 }
1306
1307 switch (ext_csd[EXT_CSD_REV]) {
1308 case 1:
1309 mmc->version = MMC_VERSION_4_1;
1310 break;
1311 case 2:
1312 mmc->version = MMC_VERSION_4_2;
1313 break;
1314 case 3:
1315 mmc->version = MMC_VERSION_4_3;
1316 break;
1317 case 5:
1318 mmc->version = MMC_VERSION_4_41;
1319 break;
1320 case 6:
1321 mmc->version = MMC_VERSION_4_5;
1322 break;
1323 case 7:
1324 mmc->version = MMC_VERSION_5_0;
1325 break;
1326 case 8:
1327 mmc->version = MMC_VERSION_5_1;
1328 break;
1329 }
1330
1331 /* The partition data may be non-zero but it is only
1332 * effective if PARTITION_SETTING_COMPLETED is set in
1333 * EXT_CSD, so ignore any data if this bit is not set,
1334 * except for enabling the high-capacity group size
1335 * definition (see below).
1336 */
1337 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
1338 EXT_CSD_PARTITION_SETTING_COMPLETED);
1339
1340 /* store the partition info of emmc */
1341 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
1342 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
1343 ext_csd[EXT_CSD_BOOT_MULT])
1344 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
1345 if (part_completed &&
1346 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
1347 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
1348
1349 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
1350
1351 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
1352
1353 for (i = 0; i < 4; i++) {
1354 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
1355 uint mult = (ext_csd[idx + 2] << 16) +
1356 (ext_csd[idx + 1] << 8) + ext_csd[idx];
1357 if (mult)
1358 has_parts = true;
1359 if (!part_completed)
1360 continue;
1361 mmc->capacity_gp[i] = mult;
1362 mmc->capacity_gp[i] *=
1363 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
1364 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
1365 mmc->capacity_gp[i] <<= 19;
1366 }
1367
1368 if (part_completed) {
1369 mmc->enh_user_size =
1370 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
1371 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
1372 ext_csd[EXT_CSD_ENH_SIZE_MULT];
1373 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
1374 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
1375 mmc->enh_user_size <<= 19;
1376 mmc->enh_user_start =
1377 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
1378 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
1379 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
1380 ext_csd[EXT_CSD_ENH_START_ADDR];
1381 if (mmc->high_capacity)
1382 mmc->enh_user_start <<= 9;
1383 }
1384
1385 /*
1386 * Host needs to enable ERASE_GRP_DEF bit if device is
1387 * partitioned. This bit will be lost every time after a reset
1388 * or power off. This will affect erase size.
1389 */
1390 if (part_completed)
1391 has_parts = true;
1392 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
1393 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
1394 has_parts = true;
1395 if (has_parts) {
1396 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1397 EXT_CSD_ERASE_GROUP_DEF, 1);
1398
1399 if (err)
1400 return err;
1401
1402 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1403 }
1404
1405 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
1406 /* Read out group size from ext_csd */
1407 mmc->erase_grp_size =
1408 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1409 /*
1410 * if high capacity and partition setting completed
1411 * SEC_COUNT is valid even if it is smaller than 2 GiB
1412 * JEDEC Standard JESD84-B45, 6.2.4
1413 */
1414 if (mmc->high_capacity && part_completed) {
1415 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
1416 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
1417 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
1418 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
1419 capacity *= MMC_MAX_BLOCK_LEN;
1420 mmc->capacity_user = capacity;
1421 }
1422 } else {
1423 /* Calculate the group size from the csd value. */
1424 int erase_gsz, erase_gmul;
1425
1426 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
1427 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
1428 mmc->erase_grp_size = (erase_gsz + 1)
1429 * (erase_gmul + 1);
1430 }
1431
1432 mmc->hc_wp_grp_size = 1024
1433 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1434 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
1435
1436 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1437
1438 return 0;
1439}
1440
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001441static int mmc_startup(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001442{
Stephen Warrenf866a462013-06-11 15:14:01 -06001443 int err, i;
Andy Fleming272cc702008-10-30 16:41:01 -05001444 uint mult, freq;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001445 u64 cmult, csize;
Andy Fleming272cc702008-10-30 16:41:01 -05001446 struct mmc_cmd cmd;
Simon Glassc40fdca2016-05-01 13:52:35 -06001447 struct blk_desc *bdesc;
Andy Fleming272cc702008-10-30 16:41:01 -05001448
Thomas Choud52ebf12010-12-24 13:12:21 +00001449#ifdef CONFIG_MMC_SPI_CRC_ON
1450 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
1451 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
1452 cmd.resp_type = MMC_RSP_R1;
1453 cmd.cmdarg = 1;
Thomas Choud52ebf12010-12-24 13:12:21 +00001454 err = mmc_send_cmd(mmc, &cmd, NULL);
1455
1456 if (err)
1457 return err;
1458 }
1459#endif
1460
Andy Fleming272cc702008-10-30 16:41:01 -05001461 /* Put the Card in Identify Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00001462 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
1463 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Fleming272cc702008-10-30 16:41:01 -05001464 cmd.resp_type = MMC_RSP_R2;
1465 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05001466
1467 err = mmc_send_cmd(mmc, &cmd, NULL);
1468
1469 if (err)
1470 return err;
1471
1472 memcpy(mmc->cid, cmd.response, 16);
1473
1474 /*
1475 * For MMC cards, set the Relative Address.
1476 * For SD cards, get the Relatvie Address.
1477 * This also puts the cards into Standby State
1478 */
Thomas Choud52ebf12010-12-24 13:12:21 +00001479 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
1480 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
1481 cmd.cmdarg = mmc->rca << 16;
1482 cmd.resp_type = MMC_RSP_R6;
Andy Fleming272cc702008-10-30 16:41:01 -05001483
Thomas Choud52ebf12010-12-24 13:12:21 +00001484 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05001485
Thomas Choud52ebf12010-12-24 13:12:21 +00001486 if (err)
1487 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001488
Thomas Choud52ebf12010-12-24 13:12:21 +00001489 if (IS_SD(mmc))
1490 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
1491 }
Andy Fleming272cc702008-10-30 16:41:01 -05001492
1493 /* Get the Card-Specific Data */
1494 cmd.cmdidx = MMC_CMD_SEND_CSD;
1495 cmd.resp_type = MMC_RSP_R2;
1496 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05001497
1498 err = mmc_send_cmd(mmc, &cmd, NULL);
1499
1500 if (err)
1501 return err;
1502
Rabin Vincent998be3d2009-04-05 13:30:56 +05301503 mmc->csd[0] = cmd.response[0];
1504 mmc->csd[1] = cmd.response[1];
1505 mmc->csd[2] = cmd.response[2];
1506 mmc->csd[3] = cmd.response[3];
Andy Fleming272cc702008-10-30 16:41:01 -05001507
1508 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincent0b453ff2009-04-05 13:30:55 +05301509 int version = (cmd.response[0] >> 26) & 0xf;
Andy Fleming272cc702008-10-30 16:41:01 -05001510
1511 switch (version) {
Bin Meng53e8e402016-03-17 21:53:13 -07001512 case 0:
1513 mmc->version = MMC_VERSION_1_2;
1514 break;
1515 case 1:
1516 mmc->version = MMC_VERSION_1_4;
1517 break;
1518 case 2:
1519 mmc->version = MMC_VERSION_2_2;
1520 break;
1521 case 3:
1522 mmc->version = MMC_VERSION_3;
1523 break;
1524 case 4:
1525 mmc->version = MMC_VERSION_4;
1526 break;
1527 default:
1528 mmc->version = MMC_VERSION_1_2;
1529 break;
Andy Fleming272cc702008-10-30 16:41:01 -05001530 }
1531 }
1532
1533 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincent0b453ff2009-04-05 13:30:55 +05301534 freq = fbase[(cmd.response[0] & 0x7)];
1535 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Fleming272cc702008-10-30 16:41:01 -05001536
1537 mmc->tran_speed = freq * mult;
1538
Markus Niebelab711882013-12-16 13:40:46 +01001539 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincent998be3d2009-04-05 13:30:56 +05301540 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Andy Fleming272cc702008-10-30 16:41:01 -05001541
1542 if (IS_SD(mmc))
1543 mmc->write_bl_len = mmc->read_bl_len;
1544 else
Rabin Vincent998be3d2009-04-05 13:30:56 +05301545 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Andy Fleming272cc702008-10-30 16:41:01 -05001546
1547 if (mmc->high_capacity) {
1548 csize = (mmc->csd[1] & 0x3f) << 16
1549 | (mmc->csd[2] & 0xffff0000) >> 16;
1550 cmult = 8;
1551 } else {
1552 csize = (mmc->csd[1] & 0x3ff) << 2
1553 | (mmc->csd[2] & 0xc0000000) >> 30;
1554 cmult = (mmc->csd[2] & 0x00038000) >> 15;
1555 }
1556
Stephen Warrenf866a462013-06-11 15:14:01 -06001557 mmc->capacity_user = (csize + 1) << (cmult + 2);
1558 mmc->capacity_user *= mmc->read_bl_len;
1559 mmc->capacity_boot = 0;
1560 mmc->capacity_rpmb = 0;
1561 for (i = 0; i < 4; i++)
1562 mmc->capacity_gp[i] = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05001563
Simon Glass8bfa1952013-04-03 08:54:30 +00001564 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
1565 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -05001566
Simon Glass8bfa1952013-04-03 08:54:30 +00001567 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
1568 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -05001569
Markus Niebelab711882013-12-16 13:40:46 +01001570 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
1571 cmd.cmdidx = MMC_CMD_SET_DSR;
1572 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
1573 cmd.resp_type = MMC_RSP_NONE;
1574 if (mmc_send_cmd(mmc, &cmd, NULL))
1575 printf("MMC: SET_DSR failed\n");
1576 }
1577
Andy Fleming272cc702008-10-30 16:41:01 -05001578 /* Select the card, and put it into Transfer Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00001579 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
1580 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargavfe8f7062011-10-05 03:13:23 +00001581 cmd.resp_type = MMC_RSP_R1;
Thomas Choud52ebf12010-12-24 13:12:21 +00001582 cmd.cmdarg = mmc->rca << 16;
Thomas Choud52ebf12010-12-24 13:12:21 +00001583 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05001584
Thomas Choud52ebf12010-12-24 13:12:21 +00001585 if (err)
1586 return err;
1587 }
Andy Fleming272cc702008-10-30 16:41:01 -05001588
Lei Wene6f99a52011-06-22 17:03:31 +00001589 /*
1590 * For SD, its erase group is always one sector
1591 */
1592 mmc->erase_grp_size = 1;
Lei Wenbc897b12011-05-02 16:26:26 +00001593 mmc->part_config = MMCPART_NOAVAILABLE;
Lei Wenbc897b12011-05-02 16:26:26 +00001594
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001595 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001596 if (err)
1597 return err;
Sukumar Ghoraid23e2c02010-09-20 18:29:29 +05301598
Simon Glassc40fdca2016-05-01 13:52:35 -06001599 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrenf866a462013-06-11 15:14:01 -06001600 if (err)
1601 return err;
1602
Andy Fleming272cc702008-10-30 16:41:01 -05001603 if (IS_SD(mmc))
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001604 err = sd_select_bus_freq_width(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001605 else
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001606 err = mmc_select_bus_freq_width(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001607
1608 if (err)
1609 return err;
1610
Jaehoon Chungad5fd922012-03-26 21:16:03 +00001611 mmc_set_clock(mmc, mmc->tran_speed);
1612
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06001613 /* Fix the block length for DDR mode */
1614 if (mmc->ddr_mode) {
1615 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
1616 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
1617 }
1618
Andy Fleming272cc702008-10-30 16:41:01 -05001619 /* fill in device description */
Simon Glassc40fdca2016-05-01 13:52:35 -06001620 bdesc = mmc_get_blk_desc(mmc);
1621 bdesc->lun = 0;
1622 bdesc->hwpart = 0;
1623 bdesc->type = 0;
1624 bdesc->blksz = mmc->read_bl_len;
1625 bdesc->log2blksz = LOG2(bdesc->blksz);
1626 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsfc011f62015-12-04 23:27:40 +01001627#if !defined(CONFIG_SPL_BUILD) || \
1628 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
1629 !defined(CONFIG_USE_TINY_PRINTF))
Simon Glassc40fdca2016-05-01 13:52:35 -06001630 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Huttbabce5f2012-10-20 17:15:59 +00001631 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
1632 (mmc->cid[3] >> 16) & 0xffff);
Simon Glassc40fdca2016-05-01 13:52:35 -06001633 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Huttbabce5f2012-10-20 17:15:59 +00001634 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
1635 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
1636 (mmc->cid[2] >> 24) & 0xff);
Simon Glassc40fdca2016-05-01 13:52:35 -06001637 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Huttbabce5f2012-10-20 17:15:59 +00001638 (mmc->cid[2] >> 16) & 0xf);
Paul Burton56196822013-09-04 16:12:25 +01001639#else
Simon Glassc40fdca2016-05-01 13:52:35 -06001640 bdesc->vendor[0] = 0;
1641 bdesc->product[0] = 0;
1642 bdesc->revision[0] = 0;
Paul Burton56196822013-09-04 16:12:25 +01001643#endif
Mikhail Kshevetskiy122efd42012-07-09 08:53:38 +00001644#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
Simon Glassc40fdca2016-05-01 13:52:35 -06001645 part_init(bdesc);
Mikhail Kshevetskiy122efd42012-07-09 08:53:38 +00001646#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001647
1648 return 0;
1649}
1650
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001651static int mmc_send_if_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001652{
1653 struct mmc_cmd cmd;
1654 int err;
1655
1656 cmd.cmdidx = SD_CMD_SEND_IF_COND;
1657 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001658 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Fleming272cc702008-10-30 16:41:01 -05001659 cmd.resp_type = MMC_RSP_R7;
Andy Fleming272cc702008-10-30 16:41:01 -05001660
1661 err = mmc_send_cmd(mmc, &cmd, NULL);
1662
1663 if (err)
1664 return err;
1665
Rabin Vincent998be3d2009-04-05 13:30:56 +05301666 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung915ffa52016-07-19 16:33:36 +09001667 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05001668 else
1669 mmc->version = SD_VERSION_2;
1670
1671 return 0;
1672}
1673
Simon Glassc4d660d2017-07-04 13:31:19 -06001674#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01001675/* board-specific MMC power initializations. */
1676__weak void board_mmc_power_init(void)
1677{
1678}
Simon Glass05cbeb72017-04-22 19:10:56 -06001679#endif
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01001680
Peng Fan2051aef2016-10-11 15:08:43 +08001681static int mmc_power_init(struct mmc *mmc)
1682{
Simon Glassc4d660d2017-07-04 13:31:19 -06001683#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02001684#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan2051aef2016-10-11 15:08:43 +08001685 int ret;
1686
1687 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02001688 &mmc->vmmc_supply);
1689 if (ret)
Jaehoon Chung288db7c2016-10-24 15:22:22 +09001690 debug("%s: No vmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08001691
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02001692 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
1693 &mmc->vqmmc_supply);
1694 if (ret)
1695 debug("%s: No vqmmc supply\n", mmc->dev->name);
1696
1697 if (mmc->vmmc_supply) {
1698 ret = regulator_set_enable(mmc->vmmc_supply, true);
1699 if (ret) {
1700 puts("Error enabling VMMC supply\n");
1701 return ret;
1702 }
Peng Fan2051aef2016-10-11 15:08:43 +08001703 }
1704#endif
Simon Glass05cbeb72017-04-22 19:10:56 -06001705#else /* !CONFIG_DM_MMC */
1706 /*
1707 * Driver model should use a regulator, as above, rather than calling
1708 * out to board code.
1709 */
1710 board_mmc_power_init();
1711#endif
Peng Fan2051aef2016-10-11 15:08:43 +08001712 return 0;
1713}
1714
Che-Liang Chioue9550442012-11-28 15:21:13 +00001715int mmc_start_init(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001716{
Simon Glass8ca51e52016-06-12 23:30:22 -06001717 bool no_card;
Macpaul Linafd59322011-11-14 23:35:39 +00001718 int err;
Andy Fleming272cc702008-10-30 16:41:01 -05001719
Pantelis Antoniouab769f22014-02-26 19:28:45 +02001720 /* we pretend there's no card when init is NULL */
Simon Glass8ca51e52016-06-12 23:30:22 -06001721 no_card = mmc_getcd(mmc) == 0;
Simon Glasse7881d82017-07-29 11:35:31 -06001722#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -06001723 no_card = no_card || (mmc->cfg->ops->init == NULL);
1724#endif
1725 if (no_card) {
Thierry Reding48972d92012-01-02 01:15:37 +00001726 mmc->has_init = 0;
Paul Burton56196822013-09-04 16:12:25 +01001727#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Thierry Reding48972d92012-01-02 01:15:37 +00001728 printf("MMC: no card present\n");
Paul Burton56196822013-09-04 16:12:25 +01001729#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09001730 return -ENOMEDIUM;
Thierry Reding48972d92012-01-02 01:15:37 +00001731 }
1732
Lei Wenbc897b12011-05-02 16:26:26 +00001733 if (mmc->has_init)
1734 return 0;
1735
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08001736#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
1737 mmc_adapter_card_type_ident();
1738#endif
Peng Fan2051aef2016-10-11 15:08:43 +08001739 err = mmc_power_init(mmc);
1740 if (err)
1741 return err;
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01001742
Simon Glasse7881d82017-07-29 11:35:31 -06001743#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -06001744 /* The device has already been probed ready for use */
1745#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +02001746 /* made sure it's not NULL earlier */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001747 err = mmc->cfg->ops->init(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001748 if (err)
1749 return err;
Simon Glass8ca51e52016-06-12 23:30:22 -06001750#endif
Andrew Gabbasov786e8f82014-12-01 06:59:09 -06001751 mmc->ddr_mode = 0;
Ilya Yanokb86b85e2009-06-29 17:53:16 +04001752 mmc_set_bus_width(mmc, 1);
1753 mmc_set_clock(mmc, 1);
1754
Andy Fleming272cc702008-10-30 16:41:01 -05001755 /* Reset the Card */
1756 err = mmc_go_idle(mmc);
1757
1758 if (err)
1759 return err;
1760
Lei Wenbc897b12011-05-02 16:26:26 +00001761 /* The internal partition reset to user partition(0) at every CMD0*/
Simon Glassc40fdca2016-05-01 13:52:35 -06001762 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wenbc897b12011-05-02 16:26:26 +00001763
Andy Fleming272cc702008-10-30 16:41:01 -05001764 /* Test for SD version 2 */
Macpaul Linafd59322011-11-14 23:35:39 +00001765 err = mmc_send_if_cond(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001766
Andy Fleming272cc702008-10-30 16:41:01 -05001767 /* Now try to get the SD card's operating condition */
1768 err = sd_send_op_cond(mmc);
1769
1770 /* If the command timed out, we check for an MMC card */
Jaehoon Chung915ffa52016-07-19 16:33:36 +09001771 if (err == -ETIMEDOUT) {
Andy Fleming272cc702008-10-30 16:41:01 -05001772 err = mmc_send_op_cond(mmc);
1773
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05001774 if (err) {
Paul Burton56196822013-09-04 16:12:25 +01001775#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Andy Fleming272cc702008-10-30 16:41:01 -05001776 printf("Card did not respond to voltage select!\n");
Paul Burton56196822013-09-04 16:12:25 +01001777#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09001778 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05001779 }
1780 }
1781
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05001782 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00001783 mmc->init_in_progress = 1;
1784
1785 return err;
1786}
1787
1788static int mmc_complete_init(struct mmc *mmc)
1789{
1790 int err = 0;
1791
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05001792 mmc->init_in_progress = 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +00001793 if (mmc->op_cond_pending)
1794 err = mmc_complete_op_cond(mmc);
1795
1796 if (!err)
1797 err = mmc_startup(mmc);
Lei Wenbc897b12011-05-02 16:26:26 +00001798 if (err)
1799 mmc->has_init = 0;
1800 else
1801 mmc->has_init = 1;
Che-Liang Chioue9550442012-11-28 15:21:13 +00001802 return err;
1803}
1804
1805int mmc_init(struct mmc *mmc)
1806{
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05001807 int err = 0;
Marek Vasutce9eca92016-12-01 02:06:32 +01001808 __maybe_unused unsigned start;
Simon Glassc4d660d2017-07-04 13:31:19 -06001809#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass33fb2112016-05-01 13:52:41 -06001810 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chioue9550442012-11-28 15:21:13 +00001811
Simon Glass33fb2112016-05-01 13:52:41 -06001812 upriv->mmc = mmc;
1813#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00001814 if (mmc->has_init)
1815 return 0;
Mateusz Zalegad803fea2014-04-29 20:15:30 +02001816
1817 start = get_timer(0);
1818
Che-Liang Chioue9550442012-11-28 15:21:13 +00001819 if (!mmc->init_in_progress)
1820 err = mmc_start_init(mmc);
1821
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05001822 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00001823 err = mmc_complete_init(mmc);
Jagan Teki919b4852017-01-10 11:18:43 +01001824 if (err)
1825 printf("%s: %d, time %lu\n", __func__, err, get_timer(start));
1826
Lei Wenbc897b12011-05-02 16:26:26 +00001827 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001828}
1829
Markus Niebelab711882013-12-16 13:40:46 +01001830int mmc_set_dsr(struct mmc *mmc, u16 val)
1831{
1832 mmc->dsr = val;
1833 return 0;
1834}
1835
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02001836/* CPU-specific MMC initializations */
1837__weak int cpu_mmc_init(bd_t *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05001838{
1839 return -1;
1840}
1841
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02001842/* board-specific MMC initializations. */
1843__weak int board_mmc_init(bd_t *bis)
1844{
1845 return -1;
1846}
Andy Fleming272cc702008-10-30 16:41:01 -05001847
Che-Liang Chioue9550442012-11-28 15:21:13 +00001848void mmc_set_preinit(struct mmc *mmc, int preinit)
1849{
1850 mmc->preinit = preinit;
1851}
1852
Simon Glassc4d660d2017-07-04 13:31:19 -06001853#if CONFIG_IS_ENABLED(DM_MMC) && defined(CONFIG_SPL_BUILD)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001854static int mmc_probe(bd_t *bis)
1855{
1856 return 0;
1857}
Simon Glassc4d660d2017-07-04 13:31:19 -06001858#elif CONFIG_IS_ENABLED(DM_MMC)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001859static int mmc_probe(bd_t *bis)
1860{
Simon Glass4a1db6d2015-12-29 05:22:49 -07001861 int ret, i;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001862 struct uclass *uc;
Simon Glass4a1db6d2015-12-29 05:22:49 -07001863 struct udevice *dev;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001864
1865 ret = uclass_get(UCLASS_MMC, &uc);
1866 if (ret)
1867 return ret;
1868
Simon Glass4a1db6d2015-12-29 05:22:49 -07001869 /*
1870 * Try to add them in sequence order. Really with driver model we
1871 * should allow holes, but the current MMC list does not allow that.
1872 * So if we request 0, 1, 3 we will get 0, 1, 2.
1873 */
1874 for (i = 0; ; i++) {
1875 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
1876 if (ret == -ENODEV)
1877 break;
1878 }
1879 uclass_foreach_dev(dev, uc) {
1880 ret = device_probe(dev);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001881 if (ret)
Simon Glass4a1db6d2015-12-29 05:22:49 -07001882 printf("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001883 }
1884
1885 return 0;
1886}
1887#else
1888static int mmc_probe(bd_t *bis)
1889{
1890 if (board_mmc_init(bis) < 0)
1891 cpu_mmc_init(bis);
1892
1893 return 0;
1894}
1895#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00001896
Andy Fleming272cc702008-10-30 16:41:01 -05001897int mmc_initialize(bd_t *bis)
1898{
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02001899 static int initialized = 0;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001900 int ret;
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02001901 if (initialized) /* Avoid initializing mmc multiple times */
1902 return 0;
1903 initialized = 1;
1904
Simon Glassc4d660d2017-07-04 13:31:19 -06001905#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutb5b838f2016-12-01 02:06:33 +01001906#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glassc40fdca2016-05-01 13:52:35 -06001907 mmc_list_init();
1908#endif
Marek Vasutb5b838f2016-12-01 02:06:33 +01001909#endif
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06001910 ret = mmc_probe(bis);
1911 if (ret)
1912 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05001913
Ying Zhangbb0dc102013-08-16 15:16:11 +08001914#ifndef CONFIG_SPL_BUILD
Andy Fleming272cc702008-10-30 16:41:01 -05001915 print_mmc_devices(',');
Ying Zhangbb0dc102013-08-16 15:16:11 +08001916#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001917
Simon Glassc40fdca2016-05-01 13:52:35 -06001918 mmc_do_preinit();
Andy Fleming272cc702008-10-30 16:41:01 -05001919 return 0;
1920}
Tomas Melincd3d4882016-11-25 11:01:03 +02001921
1922#ifdef CONFIG_CMD_BKOPS_ENABLE
1923int mmc_set_bkops_enable(struct mmc *mmc)
1924{
1925 int err;
1926 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1927
1928 err = mmc_send_ext_csd(mmc, ext_csd);
1929 if (err) {
1930 puts("Could not get ext_csd register values\n");
1931 return err;
1932 }
1933
1934 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
1935 puts("Background operations not supported on device\n");
1936 return -EMEDIUMTYPE;
1937 }
1938
1939 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
1940 puts("Background operations already enabled\n");
1941 return 0;
1942 }
1943
1944 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
1945 if (err) {
1946 puts("Failed to enable manual background operations\n");
1947 return err;
1948 }
1949
1950 puts("Enabled manual background operations\n");
1951
1952 return 0;
1953}
1954#endif