blob: 159447efe382b6e38b5765d2444bbd36c976ce7b [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * armboot - Startup Code for XScale
3 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
wdenka8c7c702003-12-06 19:49:23 +00007 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
wdenk1cb8e982003-03-06 21:55:29 +00008 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
9 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
wdenka8c7c702003-12-06 19:49:23 +000010 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
wdenkc6097192002-11-03 00:24:07 +000011 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000022 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000023 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
wdenkc6097192002-11-03 00:24:07 +000031#include <config.h>
32#include <version.h>
Markus Klotzbüchere8cd0082006-02-28 23:11:07 +010033#include <asm/arch/pxa-regs.h>
wdenkc6097192002-11-03 00:24:07 +000034
35.globl _start
wdenk384ae022002-11-05 00:17:55 +000036_start: b reset
wdenkc6097192002-11-03 00:24:07 +000037 ldr pc, _undefined_instruction
38 ldr pc, _software_interrupt
39 ldr pc, _prefetch_abort
40 ldr pc, _data_abort
41 ldr pc, _not_used
42 ldr pc, _irq
43 ldr pc, _fiq
44
wdenk384ae022002-11-05 00:17:55 +000045_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000046_software_interrupt: .word software_interrupt
47_prefetch_abort: .word prefetch_abort
48_data_abort: .word data_abort
49_not_used: .word not_used
50_irq: .word irq
51_fiq: .word fiq
52
53 .balignl 16,0xdeadbeef
54
55
56/*
57 * Startup Code (reset vector)
58 *
wdenka8c7c702003-12-06 19:49:23 +000059 * do important init only if we don't start from RAM!
wdenkc6097192002-11-03 00:24:07 +000060 * - relocate armboot to ram
61 * - setup stack
62 * - jump to second stage
63 */
64
wdenkc6097192002-11-03 00:24:07 +000065_TEXT_BASE:
66 .word TEXT_BASE
67
68.globl _armboot_start
69_armboot_start:
70 .word _start
71
72/*
wdenkf6e20fc2004-02-08 19:38:38 +000073 * These are defined in the board-specific linker script.
wdenk47cd00f2003-03-06 13:39:27 +000074 */
wdenk8bde7f72003-06-27 21:31:46 +000075.globl _bss_start
76_bss_start:
wdenkf6e20fc2004-02-08 19:38:38 +000077 .word __bss_start
wdenk47cd00f2003-03-06 13:39:27 +000078
79.globl _bss_end
80_bss_end:
wdenkf6e20fc2004-02-08 19:38:38 +000081 .word _end
wdenk47cd00f2003-03-06 13:39:27 +000082
wdenkc6097192002-11-03 00:24:07 +000083#ifdef CONFIG_USE_IRQ
84/* IRQ stack memory (calculated at run-time) */
85.globl IRQ_STACK_START
86IRQ_STACK_START:
87 .word 0x0badc0de
88
89/* IRQ stack memory (calculated at run-time) */
90.globl FIQ_STACK_START
91FIQ_STACK_START:
92 .word 0x0badc0de
93#endif
94
95
96/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +000097/* */
98/* the actual reset code */
99/* */
wdenkc6097192002-11-03 00:24:07 +0000100/****************************************************************************/
101
102reset:
wdenk384ae022002-11-05 00:17:55 +0000103 mrs r0,cpsr /* set the cpu to SVC32 mode */
104 bic r0,r0,#0x1f /* (superviser mode, M=10011) */
wdenkc6097192002-11-03 00:24:07 +0000105 orr r0,r0,#0x13
106 msr cpsr,r0
107
wdenka8c7c702003-12-06 19:49:23 +0000108 /*
109 * we do sys-critical inits only at reboot,
110 * not when booting from ram!
111 */
wdenk8aa1a2d2005-04-04 12:44:11 +0000112#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk384ae022002-11-05 00:17:55 +0000113 bl cpu_init_crit /* we do sys-critical inits */
wdenka8c7c702003-12-06 19:49:23 +0000114#endif
wdenkc6097192002-11-03 00:24:07 +0000115
wdenk8aa1a2d2005-04-04 12:44:11 +0000116#ifndef CONFIG_SKIP_RELOCATE_UBOOT
wdenk1cb8e982003-03-06 21:55:29 +0000117relocate: /* relocate U-Boot to RAM */
118 adr r0, _start /* r0 <- current position of code */
wdenk8bde7f72003-06-27 21:31:46 +0000119 ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
wdenk1cb8e982003-03-06 21:55:29 +0000120 cmp r0, r1 /* don't reloc during debug */
121 beq stack_setup
122
wdenkc6097192002-11-03 00:24:07 +0000123 ldr r2, _armboot_start
wdenkf6e20fc2004-02-08 19:38:38 +0000124 ldr r3, _bss_start
wdenk1cb8e982003-03-06 21:55:29 +0000125 sub r2, r3, r2 /* r2 <- size of armboot */
126 add r2, r0, r2 /* r2 <- source end address */
wdenkc6097192002-11-03 00:24:07 +0000127
128copy_loop:
129 ldmia r0!, {r3-r10} /* copy from source address [r0] */
130 stmia r1!, {r3-r10} /* copy to target address [r1] */
131 cmp r0, r2 /* until source end addreee [r2] */
132 ble copy_loop
wdenk8aa1a2d2005-04-04 12:44:11 +0000133#endif /* CONFIG_SKIP_RELOCATE_UBOOT */
wdenkc6097192002-11-03 00:24:07 +0000134
wdenk384ae022002-11-05 00:17:55 +0000135 /* Set up the stack */
wdenk1cb8e982003-03-06 21:55:29 +0000136stack_setup:
wdenka8c7c702003-12-06 19:49:23 +0000137 ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
138 sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
139 sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
140#ifdef CONFIG_USE_IRQ
141 sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
142#endif
wdenk47cd00f2003-03-06 13:39:27 +0000143 sub sp, r0, #12 /* leave 3 words for abort-stack */
144
145clear_bss:
wdenk47cd00f2003-03-06 13:39:27 +0000146 ldr r0, _bss_start /* find start of bss segment */
wdenk47cd00f2003-03-06 13:39:27 +0000147 ldr r1, _bss_end /* stop here */
148 mov r2, #0x00000000 /* clear */
149
150clbss_l:str r2, [r0] /* clear loop... */
151 add r0, r0, #4
152 cmp r0, r1
wdenka1191902005-01-09 17:12:27 +0000153 ble clbss_l
wdenk47cd00f2003-03-06 13:39:27 +0000154
wdenkc6097192002-11-03 00:24:07 +0000155 ldr pc, _start_armboot
156
wdenk384ae022002-11-05 00:17:55 +0000157_start_armboot: .word start_armboot
wdenkc6097192002-11-03 00:24:07 +0000158
159
160/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000161/* */
162/* CPU_init_critical registers */
163/* */
164/* - setup important registers */
165/* - setup memory timing */
166/* */
wdenkc6097192002-11-03 00:24:07 +0000167/****************************************************************************/
168
wdenk1cb8e982003-03-06 21:55:29 +0000169/* Interrupt-Controller base address */
wdenkc6097192002-11-03 00:24:07 +0000170IC_BASE: .word 0x40d00000
171#define ICMR 0x04
172
173/* Reset-Controller */
wdenk384ae022002-11-05 00:17:55 +0000174RST_BASE: .word 0x40f00030
wdenkc6097192002-11-03 00:24:07 +0000175#define RCSR 0x00
176
wdenk1cb8e982003-03-06 21:55:29 +0000177/* Operating System Timer */
wdenk384ae022002-11-05 00:17:55 +0000178OSTIMER_BASE: .word 0x40a00000
179#define OSMR3 0x0C
180#define OSCR 0x10
181#define OWER 0x18
182#define OIER 0x1C
wdenkc6097192002-11-03 00:24:07 +0000183
wdenk1cb8e982003-03-06 21:55:29 +0000184/* Clock Manager Registers */
wdenka8c7c702003-12-06 19:49:23 +0000185#ifdef CFG_CPUSPEED
wdenk384ae022002-11-05 00:17:55 +0000186CC_BASE: .word 0x41300000
187#define CCCR 0x00
188cpuspeed: .word CFG_CPUSPEED
wdenka8c7c702003-12-06 19:49:23 +0000189#else
190#error "You have to define CFG_CPUSPEED!!"
191#endif
wdenk1cb8e982003-03-06 21:55:29 +0000192
193
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100194 /* takes care the CP15 update has taken place */
195 .macro CPWAIT reg
196 mrc p15,0,\reg,c2,c0,0
197 mov \reg,\reg
wdenkc6097192002-11-03 00:24:07 +0000198 sub pc,pc,#4
199 .endm
200
201
202cpu_init_crit:
203
wdenk384ae022002-11-05 00:17:55 +0000204 /* mask all IRQs */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100205#ifndef CONFIG_CPU_MONAHANS
206
wdenkc6097192002-11-03 00:24:07 +0000207 ldr r0, IC_BASE
208 mov r1, #0x00
209 str r1, [r0, #ICMR]
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100210#else
211 /* Step 1 - Enable CP6 permission */
212 mrc p15, 0, r1, c15, c1, 0 @ read CPAR
213 orr r1, r1, #0x40
214 mcr p15, 0, r1, c15, c1, 0
215 CPWAIT r1
wdenkc6097192002-11-03 00:24:07 +0000216
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100217 /* Step 2 - Mask ICMR & ICMR2 */
218 mov r1, #0
219 mcr p6, 0, r1, c1, c0, 0 @ ICMR
220 mcr p6, 0, r1, c7, c0, 0 @ ICMR2
Markus Klotzbüchere8cd0082006-02-28 23:11:07 +0100221
222 /* turn off all clocks but the ones we will definitly require */
223 ldr r1, =CKENA
224 ldr r2, =(CKENA_22_FFUART | CKENA_10_SRAM | CKENA_9_SMC | CKENA_8_DMC)
225 str r2, [r1]
226 ldr r1, =CKENB
227 ldr r2, =(CKENB_6_IRQ)
228 str r2, [r1]
229
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100230#endif
wdenk1cb8e982003-03-06 21:55:29 +0000231
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100232#ifndef CONFIG_CPU_MONAHANS
233#ifdef CFG_CPUSPEED
234
235 /* set clock speed tbd@mk: required for monahans? */
wdenkc6097192002-11-03 00:24:07 +0000236 ldr r0, CC_BASE
237 ldr r1, cpuspeed
238 str r1, [r0, #CCCR]
wdenk1cb8e982003-03-06 21:55:29 +0000239 mov r0, #2
wdenk7f6c2cb2002-11-10 22:06:23 +0000240 mcr p14, 0, r0, c6, c0, 0
wdenk1cb8e982003-03-06 21:55:29 +0000241
242setspeed_done:
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100243
244#endif /* CFG_CPUSPEED */
245#endif /* CONFIG_CPU_MONAHANS */
246
wdenkc6097192002-11-03 00:24:07 +0000247
248 /*
249 * before relocating, we have to setup RAM timing
250 * because memory timing is board-dependend, you will
wdenk400558b2005-04-02 23:52:25 +0000251 * find a lowlevel_init.S in your board directory.
wdenkc6097192002-11-03 00:24:07 +0000252 */
253 mov ip, lr
wdenk400558b2005-04-02 23:52:25 +0000254 bl lowlevel_init
wdenkc6097192002-11-03 00:24:07 +0000255 mov lr, ip
256
257 /* Memory interfaces are working. Disable MMU and enable I-cache. */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100258 /* mk: hmm, this is not in the monahans docs, leave it now but
259 * check here if it doesn't work :-) */
wdenkc6097192002-11-03 00:24:07 +0000260
wdenk384ae022002-11-05 00:17:55 +0000261 ldr r0, =0x2001 /* enable access to all coproc. */
wdenkc6097192002-11-03 00:24:07 +0000262 mcr p15, 0, r0, c15, c1, 0
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100263 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000264
265 mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100266 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000267
wdenk384ae022002-11-05 00:17:55 +0000268 mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100269 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000270
271 mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100272 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000273
wdenk384ae022002-11-05 00:17:55 +0000274 /* Enable the Icache */
wdenkc6097192002-11-03 00:24:07 +0000275/*
276 mrc p15, 0, r0, c1, c0, 0
277 orr r0, r0, #0x1800
278 mcr p15, 0, r0, c1, c0, 0
wdenk699b13a2002-11-03 18:03:52 +0000279 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000280*/
281 mov pc, lr
282
283
284/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000285/* */
286/* Interrupt handling */
287/* */
wdenkc6097192002-11-03 00:24:07 +0000288/****************************************************************************/
289
wdenk384ae022002-11-05 00:17:55 +0000290/* IRQ stack frame */
wdenkc6097192002-11-03 00:24:07 +0000291
292#define S_FRAME_SIZE 72
293
294#define S_OLD_R0 68
295#define S_PSR 64
296#define S_PC 60
297#define S_LR 56
298#define S_SP 52
299
300#define S_IP 48
301#define S_FP 44
302#define S_R10 40
303#define S_R9 36
304#define S_R8 32
305#define S_R7 28
306#define S_R6 24
307#define S_R5 20
308#define S_R4 16
309#define S_R3 12
310#define S_R2 8
311#define S_R1 4
312#define S_R0 0
313
314#define MODE_SVC 0x13
315
wdenk384ae022002-11-05 00:17:55 +0000316 /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
wdenkc6097192002-11-03 00:24:07 +0000317
318 .macro bad_save_user_regs
319 sub sp, sp, #S_FRAME_SIZE
wdenk384ae022002-11-05 00:17:55 +0000320 stmia sp, {r0 - r12} /* Calling r0-r12 */
321 add r8, sp, #S_PC
wdenkc6097192002-11-03 00:24:07 +0000322
wdenkf6e20fc2004-02-08 19:38:38 +0000323 ldr r2, _armboot_start
324 sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
325 sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
wdenk384ae022002-11-05 00:17:55 +0000326 ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
327 add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
wdenkc6097192002-11-03 00:24:07 +0000328
329 add r5, sp, #S_SP
330 mov r1, lr
wdenk384ae022002-11-05 00:17:55 +0000331 stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
wdenkc6097192002-11-03 00:24:07 +0000332 mov r0, sp
333 .endm
334
335
wdenk384ae022002-11-05 00:17:55 +0000336 /* use irq_save_user_regs / irq_restore_user_regs for */
337 /* IRQ/FIQ handling */
wdenkc6097192002-11-03 00:24:07 +0000338
339 .macro irq_save_user_regs
340 sub sp, sp, #S_FRAME_SIZE
wdenk384ae022002-11-05 00:17:55 +0000341 stmia sp, {r0 - r12} /* Calling r0-r12 */
342 add r8, sp, #S_PC
343 stmdb r8, {sp, lr}^ /* Calling SP, LR */
344 str lr, [r8, #0] /* Save calling PC */
345 mrs r6, spsr
346 str r6, [r8, #4] /* Save CPSR */
347 str r0, [r8, #8] /* Save OLD_R0 */
wdenkc6097192002-11-03 00:24:07 +0000348 mov r0, sp
349 .endm
350
351 .macro irq_restore_user_regs
352 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
353 mov r0, r0
354 ldr lr, [sp, #S_PC] @ Get PC
355 add sp, sp, #S_FRAME_SIZE
356 subs pc, lr, #4 @ return & move spsr_svc into cpsr
357 .endm
358
359 .macro get_bad_stack
wdenkf6e20fc2004-02-08 19:38:38 +0000360 ldr r13, _armboot_start @ setup our mode stack
361 sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
362 sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
wdenkc6097192002-11-03 00:24:07 +0000363
364 str lr, [r13] @ save caller lr / spsr
365 mrs lr, spsr
wdenk384ae022002-11-05 00:17:55 +0000366 str lr, [r13, #4]
wdenkc6097192002-11-03 00:24:07 +0000367
368 mov r13, #MODE_SVC @ prepare SVC-Mode
369 msr spsr_c, r13
370 mov lr, pc
371 movs pc, lr
372 .endm
373
374 .macro get_irq_stack @ setup IRQ stack
375 ldr sp, IRQ_STACK_START
376 .endm
377
378 .macro get_fiq_stack @ setup FIQ stack
379 ldr sp, FIQ_STACK_START
380 .endm
381
382
383/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000384/* */
385/* exception handlers */
386/* */
wdenkc6097192002-11-03 00:24:07 +0000387/****************************************************************************/
388
wdenk384ae022002-11-05 00:17:55 +0000389 .align 5
wdenkc6097192002-11-03 00:24:07 +0000390undefined_instruction:
391 get_bad_stack
392 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000393 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000394
395 .align 5
396software_interrupt:
397 get_bad_stack
398 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000399 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000400
401 .align 5
402prefetch_abort:
403 get_bad_stack
404 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000405 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000406
407 .align 5
408data_abort:
409 get_bad_stack
410 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000411 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000412
413 .align 5
414not_used:
415 get_bad_stack
416 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000417 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000418
419#ifdef CONFIG_USE_IRQ
420
421 .align 5
422irq:
423 get_irq_stack
424 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000425 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000426 irq_restore_user_regs
427
428 .align 5
429fiq:
430 get_fiq_stack
431 irq_save_user_regs /* someone ought to write a more */
wdenk384ae022002-11-05 00:17:55 +0000432 bl do_fiq /* effiction fiq_save_user_regs */
wdenkc6097192002-11-03 00:24:07 +0000433 irq_restore_user_regs
434
435#else
436
437 .align 5
438irq:
439 get_bad_stack
440 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000441 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000442
443 .align 5
444fiq:
445 get_bad_stack
446 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000447 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000448
449#endif
450
wdenk1cb8e982003-03-06 21:55:29 +0000451/****************************************************************************/
452/* */
453/* Reset function: the PXA250 doesn't have a reset function, so we have to */
454/* perform a watchdog timeout for a soft reset. */
455/* */
456/****************************************************************************/
457
wdenkc6097192002-11-03 00:24:07 +0000458 .align 5
459.globl reset_cpu
wdenk1cb8e982003-03-06 21:55:29 +0000460
461 /* FIXME: this code is PXA250 specific. How is this handled on */
462 /* other XScale processors? */
463
wdenkc6097192002-11-03 00:24:07 +0000464reset_cpu:
wdenk1cb8e982003-03-06 21:55:29 +0000465
wdenk384ae022002-11-05 00:17:55 +0000466 /* We set OWE:WME (watchdog enable) and wait until timeout happens */
wdenkc6097192002-11-03 00:24:07 +0000467
wdenk384ae022002-11-05 00:17:55 +0000468 ldr r0, OSTIMER_BASE
469 ldr r1, [r0, #OWER]
470 orr r1, r1, #0x0001 /* bit0: WME */
471 str r1, [r0, #OWER]
472
473 /* OS timer does only wrap every 1165 seconds, so we have to set */
474 /* the match register as well. */
475
476 ldr r1, [r0, #OSCR] /* read OS timer */
477 add r1, r1, #0x800 /* let OSMR3 match after */
478 add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
479 str r1, [r0, #OSMR3]
480
481reset_endless:
482
483 b reset_endless