blob: 90e95399d204695231b562b614dac80f2acf280c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dave Liu19580e62007-09-18 12:37:57 +08002/*
Kumar Galaa1964ea2010-09-30 09:15:03 -05003 * Copyright (C) 2007,2010 Freescale Semiconductor, Inc.
Dave Liu19580e62007-09-18 12:37:57 +08004 * Dave Liu <daveliu@freescale.com>
Dave Liu19580e62007-09-18 12:37:57 +08005 */
6
7#include <common.h>
Anton Vorontsovc78c6782009-06-10 00:25:31 +04008#include <hwconfig.h>
Dave Liu19580e62007-09-18 12:37:57 +08009#include <i2c.h>
Simon Glass52559322019-11-14 12:57:46 -070010#include <init.h>
Simon Glass90526e92020-05-10 11:39:56 -060011#include <net.h>
Dave Liu6f8c85e2008-03-26 22:56:36 +080012#include <asm/io.h>
Kumar Gala7e1afb62010-04-20 10:02:24 -050013#include <asm/fsl_mpc83xx_serdes.h>
Dave Liu19580e62007-09-18 12:37:57 +080014#include <spd_sdram.h>
Anton Vorontsov1da83a62008-10-02 18:32:25 +040015#include <tsec.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090016#include <linux/libfdt.h>
Anton Vorontsov3bf1be32008-10-14 22:58:53 +040017#include <fdt_support.h>
Anton Vorontsovc78c6782009-06-10 00:25:31 +040018#include <fsl_esdhc.h>
Andy Fleming063c1262011-04-08 02:10:54 -050019#include <fsl_mdio.h>
Andy Fleming865ff852011-04-13 00:37:12 -050020#include <phy.h>
Anton Vorontsov8b345572009-01-08 04:26:19 +030021#include "pci.h"
Dave Liu19580e62007-09-18 12:37:57 +080022#include "../common/pq-mds-pib.h"
Dave Liu19580e62007-09-18 12:37:57 +080023
Simon Glass088454c2017-03-31 08:40:25 -060024DECLARE_GLOBAL_DATA_PTR;
25
Dave Liu19580e62007-09-18 12:37:57 +080026int board_early_init_f(void)
27{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028 u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
Dave Liu19580e62007-09-18 12:37:57 +080029
30 /* Enable flash write */
31 bcsr[0x9] &= ~0x04;
32 /* Clear all of the interrupt of BCSR */
33 bcsr[0xe] = 0xff;
34
Dave Liu6f8c85e2008-03-26 22:56:36 +080035#ifdef CONFIG_FSL_SERDES
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
Dave Liu6f8c85e2008-03-26 22:56:36 +080037 u32 spridr = in_be32(&immr->sysconf.spridr);
38
39 /* we check only part num, and don't look for CPU revisions */
Dave Liu5fb5a682008-03-31 17:05:12 +080040 switch (PARTID_NO_E(spridr)) {
Kim Phillipse5c4ade2008-03-28 10:19:07 -050041 case SPR_8377:
Dave Liu6f8c85e2008-03-26 22:56:36 +080042 fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
Andy Fleminge1ac3872008-10-30 16:50:14 -050043 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
Dave Liu6f8c85e2008-03-26 22:56:36 +080044 break;
Kim Phillipse5c4ade2008-03-28 10:19:07 -050045 case SPR_8378:
Anton Vorontsov1da83a62008-10-02 18:32:25 +040046 fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SGMII,
Andy Fleminge1ac3872008-10-30 16:50:14 -050047 FSL_SERDES_CLK_125, FSL_SERDES_VDD_1V);
Kim Phillipse5c4ade2008-03-28 10:19:07 -050048 break;
49 case SPR_8379:
50 fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
Andy Fleminge1ac3872008-10-30 16:50:14 -050051 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
Kim Phillipse5c4ade2008-03-28 10:19:07 -050052 fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
Andy Fleminge1ac3872008-10-30 16:50:14 -050053 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
Kim Phillipse5c4ade2008-03-28 10:19:07 -050054 break;
Dave Liu6f8c85e2008-03-26 22:56:36 +080055 default:
56 printf("serdes not configured: unknown CPU part number: "
Andy Fleminge1ac3872008-10-30 16:50:14 -050057 "%04x\n", spridr >> 16);
Dave Liu6f8c85e2008-03-26 22:56:36 +080058 break;
59 }
60#endif /* CONFIG_FSL_SERDES */
Dave Liu19580e62007-09-18 12:37:57 +080061 return 0;
62}
63
Anton Vorontsovc78c6782009-06-10 00:25:31 +040064#ifdef CONFIG_FSL_ESDHC
65int board_mmc_init(bd_t *bd)
66{
67 struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
68 u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
69
70 if (!hwconfig("esdhc"))
71 return 0;
72
73 /* Set SPI_SD, SER_SD, and IRQ4_WP so that SD signals go through */
74 bcsr[0xc] |= 0x4c;
75
76 /* Set proper bits in SICR to allow SD signals through */
77 clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
78 clrsetbits_be32(&im->sysconf.sicrh, SICRH_GPIO2_E | SICRH_SPI,
79 SICRH_GPIO2_E_SD | SICRH_SPI_SD);
80
81 return fsl_esdhc_mmc_init(bd);
82}
83#endif
84
Anton Vorontsov1da83a62008-10-02 18:32:25 +040085#if defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2)
86int board_eth_init(bd_t *bd)
87{
Andy Fleming063c1262011-04-08 02:10:54 -050088 struct fsl_pq_mdio_info mdio_info;
Anton Vorontsov1da83a62008-10-02 18:32:25 +040089 struct tsec_info_struct tsec_info[2];
90 struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
91 u32 rcwh = in_be32(&im->reset.rcwh);
92 u32 tsec_mode;
93 int num = 0;
94
95 /* New line after Net: */
96 printf("\n");
97
98#ifdef CONFIG_TSEC1
99 SET_STD_TSEC_INFO(tsec_info[num], 1);
100
101 printf(CONFIG_TSEC1_NAME ": ");
102
103 tsec_mode = rcwh & HRCWH_TSEC1M_MASK;
104 if (tsec_mode == HRCWH_TSEC1M_IN_RGMII) {
105 printf("RGMII\n");
106 /* this is default, no need to fixup */
107 } else if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) {
108 printf("SGMII\n");
109 tsec_info[num].phyaddr = TSEC1_PHY_ADDR_SGMII;
110 tsec_info[num].flags = TSEC_GIGABIT;
111 } else {
112 printf("unsupported PHY type\n");
113 }
114 num++;
115#endif
116#ifdef CONFIG_TSEC2
117 SET_STD_TSEC_INFO(tsec_info[num], 2);
118
119 printf(CONFIG_TSEC2_NAME ": ");
120
121 tsec_mode = rcwh & HRCWH_TSEC2M_MASK;
122 if (tsec_mode == HRCWH_TSEC2M_IN_RGMII) {
123 printf("RGMII\n");
124 /* this is default, no need to fixup */
125 } else if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) {
126 printf("SGMII\n");
127 tsec_info[num].phyaddr = TSEC2_PHY_ADDR_SGMII;
128 tsec_info[num].flags = TSEC_GIGABIT;
129 } else {
130 printf("unsupported PHY type\n");
131 }
132 num++;
133#endif
Andy Fleming063c1262011-04-08 02:10:54 -0500134
135 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
136 mdio_info.name = DEFAULT_MII_NAME;
137 fsl_pq_mdio_init(bd, &mdio_info);
138
Anton Vorontsov1da83a62008-10-02 18:32:25 +0400139 return tsec_eth_init(bd, tsec_info, num);
140}
141
142static void __ft_tsec_fixup(void *blob, bd_t *bd, const char *alias,
143 int phy_addr)
144{
Anton Vorontsov1da83a62008-10-02 18:32:25 +0400145 const u32 *ph;
146 int off;
147 int err;
148
149 off = fdt_path_offset(blob, alias);
150 if (off < 0) {
151 printf("WARNING: could not find %s alias: %s.\n", alias,
152 fdt_strerror(off));
153 return;
154 }
155
Andy Fleming865ff852011-04-13 00:37:12 -0500156 err = fdt_fixup_phy_connection(blob, off, PHY_INTERFACE_MODE_SGMII);
Kumar Galaa1964ea2010-09-30 09:15:03 -0500157
Anton Vorontsov1da83a62008-10-02 18:32:25 +0400158 if (err) {
159 printf("WARNING: could not set phy-connection-type for %s: "
160 "%s.\n", alias, fdt_strerror(err));
161 return;
162 }
163
164 ph = (u32 *)fdt_getprop(blob, off, "phy-handle", 0);
165 if (!ph) {
166 printf("WARNING: could not get phy-handle for %s.\n",
167 alias);
168 return;
169 }
170
171 off = fdt_node_offset_by_phandle(blob, *ph);
172 if (off < 0) {
173 printf("WARNING: could not get phy node for %s: %s\n", alias,
174 fdt_strerror(off));
175 return;
176 }
177
178 phy_addr = cpu_to_fdt32(phy_addr);
179 err = fdt_setprop(blob, off, "reg", &phy_addr, sizeof(phy_addr));
180 if (err < 0) {
181 printf("WARNING: could not set phy node's reg for %s: "
182 "%s.\n", alias, fdt_strerror(err));
183 return;
184 }
185}
186
187static void ft_tsec_fixup(void *blob, bd_t *bd)
188{
189 struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
190 u32 rcwh = in_be32(&im->reset.rcwh);
191 u32 tsec_mode;
192
193#ifdef CONFIG_TSEC1
194 tsec_mode = rcwh & HRCWH_TSEC1M_MASK;
195 if (tsec_mode == HRCWH_TSEC1M_IN_SGMII)
196 __ft_tsec_fixup(blob, bd, "ethernet0", TSEC1_PHY_ADDR_SGMII);
197#endif
198
199#ifdef CONFIG_TSEC2
200 tsec_mode = rcwh & HRCWH_TSEC2M_MASK;
201 if (tsec_mode == HRCWH_TSEC2M_IN_SGMII)
202 __ft_tsec_fixup(blob, bd, "ethernet1", TSEC2_PHY_ADDR_SGMII);
203#endif
204}
205#else
206static inline void ft_tsec_fixup(void *blob, bd_t *bd) {}
207#endif /* defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) */
208
Dave Liu19580e62007-09-18 12:37:57 +0800209int board_early_init_r(void)
210{
211#ifdef CONFIG_PQ_MDS_PIB
212 pib_init();
213#endif
214 return 0;
215}
216
Peter Tyser9adda542009-06-30 17:15:50 -0500217#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu19580e62007-09-18 12:37:57 +0800218extern void ddr_enable_ecc(unsigned int dram_size);
219#endif
220int fixed_sdram(void);
221
Simon Glassf1683aa2017-04-06 12:47:05 -0600222int dram_init(void)
Dave Liu19580e62007-09-18 12:37:57 +0800223{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu19580e62007-09-18 12:37:57 +0800225 u32 msize = 0;
226
227 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
Simon Glass088454c2017-03-31 08:40:25 -0600228 return -ENXIO;
Dave Liu19580e62007-09-18 12:37:57 +0800229
230#if defined(CONFIG_SPD_EEPROM)
231 msize = spd_sdram();
232#else
233 msize = fixed_sdram();
234#endif
235
Peter Tyser9adda542009-06-30 17:15:50 -0500236#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu19580e62007-09-18 12:37:57 +0800237 /* Initialize DDR ECC byte */
238 ddr_enable_ecc(msize * 1024 * 1024);
239#endif
240
241 /* return total bus DDR size(bytes) */
Simon Glass088454c2017-03-31 08:40:25 -0600242 gd->ram_size = msize * 1024 * 1024;
243
244 return 0;
Dave Liu19580e62007-09-18 12:37:57 +0800245}
246
247#if !defined(CONFIG_SPD_EEPROM)
248/*************************************************************************
249 * fixed sdram init -- doesn't use serial presence detect.
250 ************************************************************************/
251int fixed_sdram(void)
252{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
254 u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
Dave Liu19580e62007-09-18 12:37:57 +0800255 u32 msize_log2 = __ilog2(msize);
256
Mario Six133ec602019-01-21 09:18:16 +0100257 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & 0xfffff000;
Dave Liu19580e62007-09-18 12:37:57 +0800258 im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#if (CONFIG_SYS_DDR_SIZE != 512)
Dave Liu19580e62007-09-18 12:37:57 +0800261#warning Currenly any ddr size other than 512 is not supported
262#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263 im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
Dave Liu19580e62007-09-18 12:37:57 +0800264 udelay(50000);
265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
Dave Liu19580e62007-09-18 12:37:57 +0800267 udelay(1000);
268
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269 im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
270 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
Dave Liu19580e62007-09-18 12:37:57 +0800271 udelay(1000);
272
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
274 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
275 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
276 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
277 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
278 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
279 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
280 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
281 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Dave Liu19580e62007-09-18 12:37:57 +0800282 __asm__ __volatile__("sync");
283 udelay(1000);
284
285 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
286 udelay(2000);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287 return CONFIG_SYS_DDR_SIZE;
Dave Liu19580e62007-09-18 12:37:57 +0800288}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#endif /*!CONFIG_SYS_SPD_EEPROM */
Dave Liu19580e62007-09-18 12:37:57 +0800290
291int checkboard(void)
292{
293 puts("Board: Freescale MPC837xEMDS\n");
294 return 0;
295}
296
Anton Vorontsov00f7bba2008-10-02 19:17:33 +0400297#ifdef CONFIG_PCI
298int board_pci_host_broken(void)
299{
300 struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
301 const u32 rcw_mask = HRCWH_PCI1_ARBITER_ENABLE | HRCWH_PCI_HOST;
Anton Vorontsov00f7bba2008-10-02 19:17:33 +0400302
303 /* It's always OK in case of external arbiter. */
Anton Vorontsovbfadb172009-06-10 00:25:38 +0400304 if (hwconfig_subarg_cmp("pci", "arbiter", "external"))
Anton Vorontsov00f7bba2008-10-02 19:17:33 +0400305 return 0;
306
307 if ((in_be32(&im->reset.rcwh) & rcw_mask) != rcw_mask)
308 return 1;
309
310 return 0;
311}
312
313static void ft_pci_fixup(void *blob, bd_t *bd)
314{
315 const char *status = "broken (no arbiter)";
316 int off;
317 int err;
318
319 off = fdt_path_offset(blob, "pci0");
320 if (off < 0) {
321 printf("WARNING: could not find pci0 alias: %s.\n",
322 fdt_strerror(off));
323 return;
324 }
325
326 err = fdt_setprop(blob, off, "status", status, strlen(status) + 1);
327 if (err) {
328 printf("WARNING: could not set status for pci0: %s.\n",
329 fdt_strerror(err));
330 return;
331 }
332}
333#endif
334
Dave Liu19580e62007-09-18 12:37:57 +0800335#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glasse895a4b2014-10-23 18:58:47 -0600336int ft_board_setup(void *blob, bd_t *bd)
Dave Liu19580e62007-09-18 12:37:57 +0800337{
Dave Liu19580e62007-09-18 12:37:57 +0800338 ft_cpu_setup(blob, bd);
Anton Vorontsov1da83a62008-10-02 18:32:25 +0400339 ft_tsec_fixup(blob, bd);
Sriram Dasha5c289b2016-09-16 17:12:15 +0530340 fsl_fdt_fixup_dr_usb(blob, bd);
Anton Vorontsovc78c6782009-06-10 00:25:31 +0400341 fdt_fixup_esdhc(blob, bd);
Dave Liu19580e62007-09-18 12:37:57 +0800342#ifdef CONFIG_PCI
343 ft_pci_setup(blob, bd);
Anton Vorontsov00f7bba2008-10-02 19:17:33 +0400344 if (board_pci_host_broken())
345 ft_pci_fixup(blob, bd);
Anton Vorontsov8b345572009-01-08 04:26:19 +0300346 ft_pcie_fixup(blob, bd);
Dave Liu19580e62007-09-18 12:37:57 +0800347#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600348
349 return 0;
Dave Liu19580e62007-09-18 12:37:57 +0800350}
351#endif /* CONFIG_OF_BOARD_SETUP */