Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/lager/lager.c |
| 4 | * This file is lager board support. |
| 5 | * |
| 6 | * Copyright (C) 2013 Renesas Electronics Corporation |
| 7 | * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | 9a3b4ce | 2019-12-28 10:45:01 -0700 | [diff] [blame] | 11 | #include <cpu_func.h> |
Simon Glass | 7b51b57 | 2019-08-01 09:46:52 -0600 | [diff] [blame] | 12 | #include <env.h> |
Simon Glass | f3998fd | 2019-08-02 09:44:25 -0600 | [diff] [blame] | 13 | #include <env_internal.h> |
Simon Glass | db41d65 | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 14 | #include <hang.h> |
Simon Glass | 691d719 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 15 | #include <init.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 16 | #include <malloc.h> |
| 17 | #include <netdev.h> |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 18 | #include <dm.h> |
| 19 | #include <dm/platform_data/serial_sh.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 20 | #include <asm/processor.h> |
| 21 | #include <asm/mach-types.h> |
| 22 | #include <asm/io.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 23 | #include <linux/bitops.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 24 | #include <linux/delay.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 25 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 26 | #include <asm/arch/sys_proto.h> |
| 27 | #include <asm/gpio.h> |
| 28 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | 44e1eeb | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 29 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | d7916b1 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 30 | #include <asm/arch/mmc.h> |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 31 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 32 | #include <miiphy.h> |
Nobuhiro Iwamatsu | b9986be | 2013-10-10 09:13:41 +0900 | [diff] [blame] | 33 | #include <i2c.h> |
Nobuhiro Iwamatsu | d7916b1 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 34 | #include <mmc.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 35 | #include "qos.h" |
| 36 | |
| 37 | DECLARE_GLOBAL_DATA_PTR; |
| 38 | |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 39 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 40 | void s_init(void) |
| 41 | { |
Nobuhiro Iwamatsu | dc535e1 | 2014-03-27 16:18:19 +0900 | [diff] [blame] | 42 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 43 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 44 | |
| 45 | /* Watchdog init */ |
| 46 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 47 | writel(0xA5A5A500, &swdt->swtcsra); |
| 48 | |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 49 | /* CPU frequency setting. Set to 1.4GHz */ |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 50 | if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) { |
Nobuhiro Iwamatsu | d8659c6 | 2014-10-31 16:08:11 +0900 | [diff] [blame] | 51 | u32 stat = 0; |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 52 | u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) |
| 53 | << PLL0_STC_BIT; |
| 54 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
Nobuhiro Iwamatsu | d8659c6 | 2014-10-31 16:08:11 +0900 | [diff] [blame] | 55 | |
| 56 | do { |
| 57 | stat = readl(PLLECR) & PLL0ST; |
| 58 | } while (stat == 0x0); |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 59 | } |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 60 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 61 | /* QoS(Quality-of-Service) Init */ |
| 62 | qos_init(); |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 63 | } |
| 64 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 65 | #define TMU0_MSTP125 BIT(25) |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 66 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 67 | #define SD1CKCR 0xE6150078 |
| 68 | #define SD2CKCR 0xE615026C |
| 69 | #define SD_97500KHZ 0x7 |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 70 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 71 | int board_early_init_f(void) |
| 72 | { |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 73 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * SD0 clock is set to 97.5MHz by default. |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 77 | * Set SD1 and SD2 to the 97.5MHz as well. |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 78 | */ |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 79 | writel(SD_97500KHZ, SD1CKCR); |
| 80 | writel(SD_97500KHZ, SD2CKCR); |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 81 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 82 | return 0; |
| 83 | } |
| 84 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 85 | #define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */ |
| 86 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 87 | int board_init(void) |
| 88 | { |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 89 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | eeb266a | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 90 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 91 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 92 | /* Force ethernet PHY out of reset */ |
| 93 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 94 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 95 | mdelay(10); |
| 96 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 97 | |
| 98 | return 0; |
| 99 | } |
| 100 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 101 | int dram_init(void) |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 102 | { |
Siva Durga Prasad Paladugu | 12308b1 | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 103 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 104 | return -EINVAL; |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 105 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 106 | return 0; |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 107 | } |
| 108 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 109 | int dram_init_banksize(void) |
| 110 | { |
| 111 | fdtdec_setup_memory_banksize(); |
| 112 | |
| 113 | return 0; |
| 114 | } |
| 115 | |
| 116 | /* KSZ8041NL/RNL */ |
| 117 | #define PHY_CONTROL1 0x1E |
Marek Vasut | 4bbd464 | 2019-03-30 07:05:09 +0100 | [diff] [blame] | 118 | #define PHY_LED_MODE 0xC000 |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 119 | #define PHY_LED_MODE_ACK 0x4000 |
| 120 | int board_phy_config(struct phy_device *phydev) |
| 121 | { |
| 122 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 123 | ret &= ~PHY_LED_MODE; |
| 124 | ret |= PHY_LED_MODE_ACK; |
| 125 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
| 126 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 127 | return 0; |
| 128 | } |
| 129 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 130 | void reset_cpu(ulong addr) |
| 131 | { |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 132 | struct udevice *dev; |
| 133 | const u8 pmic_bus = 2; |
| 134 | const u8 pmic_addr = 0x58; |
| 135 | u8 data; |
| 136 | int ret; |
Nobuhiro Iwamatsu | b9986be | 2013-10-10 09:13:41 +0900 | [diff] [blame] | 137 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 138 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 139 | if (ret) |
| 140 | hang(); |
| 141 | |
| 142 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 143 | if (ret) |
| 144 | hang(); |
| 145 | |
| 146 | data |= BIT(1); |
| 147 | |
| 148 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 149 | if (ret) |
| 150 | hang(); |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 151 | } |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 152 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 153 | enum env_location env_get_location(enum env_operation op, int prio) |
| 154 | { |
| 155 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 156 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 157 | /* Block environment access if loaded using JTAG */ |
| 158 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 159 | (op != ENVOP_INIT)) |
| 160 | return ENVL_UNKNOWN; |
| 161 | |
| 162 | if (prio) |
| 163 | return ENVL_UNKNOWN; |
| 164 | |
| 165 | return ENVL_SPI_FLASH; |
| 166 | } |