blob: f5f2bd5308b8c12886167b830750572126f5ccbf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath5289e832011-10-14 02:58:26 +00002/*
3 * board.c
4 *
5 * Common board functions for AM33XX based boards
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath5289e832011-10-14 02:58:26 +00008 */
9
10#include <common.h>
Simon Glassd12010b2014-10-22 21:37:10 -060011#include <dm.h>
Lokesh Vutla878d8852017-05-05 13:45:28 +053012#include <debug_uart.h>
Tom Rini973b6632012-07-30 16:13:10 -070013#include <errno.h>
Simon Glass4119e062014-10-22 21:37:11 -060014#include <ns16550.h>
Tom Rini47f7bca2012-08-13 12:03:19 -070015#include <spl.h>
Chandan Nath5289e832011-10-14 02:58:26 +000016#include <asm/arch/cpu.h>
17#include <asm/arch/hardware.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000018#include <asm/arch/omap.h>
Chandan Nath5289e832011-10-14 02:58:26 +000019#include <asm/arch/ddr_defs.h>
20#include <asm/arch/clock.h>
Steve Sakoman3b971522012-06-04 05:35:34 +000021#include <asm/arch/gpio.h>
Ilya Yanok8eb16b72012-11-06 13:06:30 +000022#include <asm/arch/mem.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000023#include <asm/arch/mmc_host_def.h>
Tom Rinidb7dd812012-07-31 10:50:01 -070024#include <asm/arch/sys_proto.h>
Chandan Nath5289e832011-10-14 02:58:26 +000025#include <asm/io.h>
Tom Rinifda35eb2012-07-03 08:51:34 -070026#include <asm/emif.h>
Tom Rini65d750b2012-07-31 08:55:01 -070027#include <asm/gpio.h>
Semen Protsenko00bbe962017-06-02 18:00:00 +030028#include <asm/omap_common.h>
Tom Rini973b6632012-07-30 16:13:10 -070029#include <i2c.h>
30#include <miiphy.h>
31#include <cpsw.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090032#include <linux/errno.h>
Tom Rini6a0d8032013-08-30 16:28:44 -040033#include <linux/compiler.h>
Ilya Yanok7df5cf32012-11-06 13:48:23 +000034#include <linux/usb/ch9.h>
35#include <linux/usb/gadget.h>
36#include <linux/usb/musb.h>
37#include <asm/omap_musb.h>
Tom Rini155d4242013-08-28 09:00:28 -040038#include <asm/davinci_rtc.h>
Chandan Nath5289e832011-10-14 02:58:26 +000039
40DECLARE_GLOBAL_DATA_PTR;
41
Tom Rini86277332017-05-16 14:46:35 -040042int dram_init(void)
43{
44#ifndef CONFIG_SKIP_LOWLEVEL_INIT
45 sdram_init();
46#endif
47
48 /* dram_init must store complete ramsize in gd->ram_size */
49 gd->ram_size = get_ram_size(
50 (void *)CONFIG_SYS_SDRAM_BASE,
51 CONFIG_MAX_RAM_BANK_SIZE);
52 return 0;
53}
54
55int dram_init_banksize(void)
56{
57 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
58 gd->bd->bi_dram[0].size = gd->ram_size;
59
60 return 0;
61}
62
Tom Rini75507d52015-12-06 11:09:59 -050063#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glass4119e062014-10-22 21:37:11 -060064static const struct ns16550_platdata am33xx_serial[] = {
Heiko Schocher17fa0322017-01-18 08:05:49 +010065 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
66 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini1480fdf2015-07-31 19:55:08 -040067# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher17fa0322017-01-18 08:05:49 +010068 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
69 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini1480fdf2015-07-31 19:55:08 -040070# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher17fa0322017-01-18 08:05:49 +010071 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
72 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
73 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
74 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
75 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
76 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
77 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
78 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glass4119e062014-10-22 21:37:11 -060079# endif
Tom Rini1480fdf2015-07-31 19:55:08 -040080# endif
Simon Glass4119e062014-10-22 21:37:11 -060081};
82
83U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini75507d52015-12-06 11:09:59 -050084 { "ns16550_serial", &am33xx_serial[0] },
Simon Glass4119e062014-10-22 21:37:11 -060085# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini75507d52015-12-06 11:09:59 -050086 { "ns16550_serial", &am33xx_serial[1] },
Simon Glass4119e062014-10-22 21:37:11 -060087# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini75507d52015-12-06 11:09:59 -050088 { "ns16550_serial", &am33xx_serial[2] },
89 { "ns16550_serial", &am33xx_serial[3] },
90 { "ns16550_serial", &am33xx_serial[4] },
91 { "ns16550_serial", &am33xx_serial[5] },
Simon Glass4119e062014-10-22 21:37:11 -060092# endif
93# endif
94};
Simon Glass4119e062014-10-22 21:37:11 -060095
Tom Rini90345c92016-01-05 12:17:15 -050096#ifdef CONFIG_DM_GPIO
97static const struct omap_gpio_platdata am33xx_gpio[] = {
98 { 0, AM33XX_GPIO0_BASE },
99 { 1, AM33XX_GPIO1_BASE },
100 { 2, AM33XX_GPIO2_BASE },
101 { 3, AM33XX_GPIO3_BASE },
102#ifdef CONFIG_AM43XX
103 { 4, AM33XX_GPIO4_BASE },
104 { 5, AM33XX_GPIO5_BASE },
105#endif
106};
107
108U_BOOT_DEVICES(am33xx_gpios) = {
109 { "gpio_omap", &am33xx_gpio[0] },
110 { "gpio_omap", &am33xx_gpio[1] },
111 { "gpio_omap", &am33xx_gpio[2] },
112 { "gpio_omap", &am33xx_gpio[3] },
113#ifdef CONFIG_AM43XX
114 { "gpio_omap", &am33xx_gpio[4] },
115 { "gpio_omap", &am33xx_gpio[5] },
116#endif
117};
118#endif
119#endif
Simon Glassd12010b2014-10-22 21:37:10 -0600120
Tom Rini1480fdf2015-07-31 19:55:08 -0400121#ifndef CONFIG_DM_GPIO
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500122static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini0a9e3402015-07-31 19:55:09 -0400123 { (void *)AM33XX_GPIO0_BASE },
124 { (void *)AM33XX_GPIO1_BASE },
125 { (void *)AM33XX_GPIO2_BASE },
126 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500127#ifdef CONFIG_AM43XX
Tom Rini0a9e3402015-07-31 19:55:09 -0400128 { (void *)AM33XX_GPIO4_BASE },
129 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500130#endif
Steve Sakoman3b971522012-06-04 05:35:34 +0000131};
132
133const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glassd12010b2014-10-22 21:37:10 -0600134#endif
135
Jean-Jacques Hiblotd5abcf92017-02-01 11:39:14 +0100136#if defined(CONFIG_MMC_OMAP_HS)
Peter Korsgaard75a23882012-10-18 01:21:10 +0000137int cpu_mmc_init(bd_t *bis)
Chandan Nath876bdd62012-01-09 20:38:58 +0000138{
Tom Rini0689a2e2012-08-08 10:31:08 -0700139 int ret;
Peter Korsgaard75a23882012-10-18 01:21:10 +0000140
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000141 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0689a2e2012-08-08 10:31:08 -0700142 if (ret)
143 return ret;
144
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000145 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nath876bdd62012-01-09 20:38:58 +0000146}
147#endif
Chandan Nath8a8f0842012-01-09 20:38:59 +0000148
Tero Kristo7619bad2018-03-17 13:32:52 +0530149/*
150 * RTC only with DDR in self-refresh mode magic value, checked against during
151 * boot to see if we have a valid config. This should be in sync with the value
152 * that will be in drivers/soc/ti/pm33xx.c.
153 */
154#define RTC_MAGIC_VAL 0x8cd0
155
156/* Board type field bit shift for RTC only with DDR in self-refresh mode */
157#define RTC_BOARD_TYPE_SHIFT 16
158
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000159/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowski95de1e22015-08-04 17:04:06 +0200160#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N19570222016-11-17 14:38:07 +0530161 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
162 (!defined(CONFIG_DM_USB))
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000163static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
164
165/* USB 2.0 PHY Control */
166#define CM_PHY_PWRDN (1 << 0)
167#define CM_PHY_OTG_PWRDN (1 << 1)
168#define OTGVDET_EN (1 << 19)
169#define OTGSESSENDEN (1 << 20)
170
171static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
172{
173 if (on) {
174 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
175 OTGVDET_EN | OTGSESSENDEN);
176 } else {
177 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
178 }
179}
180
181static struct musb_hdrc_config musb_config = {
182 .multipoint = 1,
183 .dyn_fifo = 1,
184 .num_eps = 16,
185 .ram_bits = 12,
186};
187
188#ifdef CONFIG_AM335X_USB0
Mugunthan V N1cac34c2016-11-17 14:38:10 +0530189static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000190{
191 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
192}
193
194struct omap_musb_board_data otg0_board_data = {
195 .set_phy_power = am33xx_otg0_set_phy_power,
196};
197
198static struct musb_hdrc_platform_data otg0_plat = {
199 .mode = CONFIG_AM335X_USB0_MODE,
200 .config = &musb_config,
201 .power = 50,
202 .platform_ops = &musb_dsps_ops,
203 .board_data = &otg0_board_data,
204};
205#endif
206
207#ifdef CONFIG_AM335X_USB1
Mugunthan V N1cac34c2016-11-17 14:38:10 +0530208static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000209{
210 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
211}
212
213struct omap_musb_board_data otg1_board_data = {
214 .set_phy_power = am33xx_otg1_set_phy_power,
215};
216
217static struct musb_hdrc_platform_data otg1_plat = {
218 .mode = CONFIG_AM335X_USB1_MODE,
219 .config = &musb_config,
220 .power = 50,
221 .platform_ops = &musb_dsps_ops,
222 .board_data = &otg1_board_data,
223};
224#endif
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000225
226int arch_misc_init(void)
227{
228#ifdef CONFIG_AM335X_USB0
229 musb_register(&otg0_plat, &otg0_board_data,
Matt Porter81df2ba2013-03-15 10:07:02 +0000230 (void *)USB0_OTG_BASE);
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000231#endif
232#ifdef CONFIG_AM335X_USB1
233 musb_register(&otg1_plat, &otg1_board_data,
Matt Porter81df2ba2013-03-15 10:07:02 +0000234 (void *)USB1_OTG_BASE);
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000235#endif
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800236 return 0;
237}
238
239#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
240
241int arch_misc_init(void)
242{
Mugunthan V N3aec2642016-11-17 14:38:09 +0530243 struct udevice *dev;
244 int ret;
245
246 ret = uclass_first_device(UCLASS_MISC, &dev);
247 if (ret || !dev)
248 return ret;
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530249
250#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
251 ret = usb_ether_init();
252 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900253 pr_err("USB ether init failed\n");
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530254 return ret;
255 }
256#endif
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800257
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000258 return 0;
259}
Heiko Schocher49f78362013-06-05 07:47:56 +0200260
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800261#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
262
Tom Rinid0e6d342014-04-09 08:25:57 -0400263#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tero Kristo7619bad2018-03-17 13:32:52 +0530264
265#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
266 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
267static void rtc32k_unlock(struct davinci_rtc *rtc)
268{
269 /*
270 * Unlock the RTC's registers. For more details please see the
271 * RTC_SS section of the TRM. In order to unlock we need to
272 * write these specific values (keys) in this order.
273 */
274 writel(RTC_KICK0R_WE, &rtc->kick0r);
275 writel(RTC_KICK1R_WE, &rtc->kick1r);
276}
277#endif
278
279#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
280/*
281 * Write contents of the RTC_SCRATCH1 register based on board type
282 * Two things are passed
283 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
284 * control gets to kernel, kernel reads the scratchpad register and gets to
285 * know that bootloader has rtc_only support.
286 *
287 * Second important thing is the board type (16:31). This is needed in the
288 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
289 * identify the board type and we go ahead and copy the board strings to
290 * am43xx_board_name.
291 */
292void update_rtc_magic(void)
293{
294 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
295 u32 magic = RTC_MAGIC_VAL;
296
297 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
298
299 rtc32k_unlock(rtc);
300
301 /* write magic */
302 writel(magic, &rtc->scratch1);
303}
304#endif
305
Tom Rini6a0d8032013-08-30 16:28:44 -0400306/*
Tom Rini196311d2014-05-21 12:57:22 -0400307 * In the case of non-SPL based booting we'll want to call these
308 * functions a tiny bit later as it will require gd to be set and cleared
309 * and that's not true in s_init in this case so we cannot do it there.
310 */
311int board_early_init_f(void)
312{
313 prcm_init();
314 set_mux_conf_regs();
Tero Kristo7619bad2018-03-17 13:32:52 +0530315#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
316 update_rtc_magic();
317#endif
Tom Rini196311d2014-05-21 12:57:22 -0400318 return 0;
319}
320
321/*
Tom Rini6a0d8032013-08-30 16:28:44 -0400322 * This function is the place to do per-board things such as ramp up the
323 * MPU clock frequency.
324 */
325__weak void am33xx_spl_board_init(void)
326{
327}
328
Heiko Schocher16678eb2013-11-04 14:05:00 +0100329#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530330static void rtc32k_enable(void)
Heiko Schocher49f78362013-06-05 07:47:56 +0200331{
Tom Rini155d4242013-08-28 09:00:28 -0400332 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher49f78362013-06-05 07:47:56 +0200333
Tero Kristo7619bad2018-03-17 13:32:52 +0530334 rtc32k_unlock(rtc);
Heiko Schocher49f78362013-06-05 07:47:56 +0200335
336 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
337 writel((1 << 3) | (1 << 6), &rtc->osc);
338}
Heiko Schocher16678eb2013-11-04 14:05:00 +0100339#endif
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200340
Heiko Schocher06604812013-07-30 10:48:54 +0530341static void uart_soft_reset(void)
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200342{
343 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
344 u32 regval;
345
346 regval = readl(&uart_base->uartsyscfg);
347 regval |= UART_RESET;
348 writel(regval, &uart_base->uartsyscfg);
349 while ((readl(&uart_base->uartsyssts) &
350 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
351 ;
352
353 /* Disable smart idle */
354 regval = readl(&uart_base->uartsyscfg);
355 regval |= UART_SMART_IDLE_EN;
356 writel(regval, &uart_base->uartsyscfg);
357}
Heiko Schocher06604812013-07-30 10:48:54 +0530358
359static void watchdog_disable(void)
360{
361 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
362
363 writel(0xAAAA, &wdtimer->wdtwspr);
364 while (readl(&wdtimer->wdtwwps) != 0x0)
365 ;
366 writel(0x5555, &wdtimer->wdtwspr);
367 while (readl(&wdtimer->wdtwwps) != 0x0)
368 ;
369}
Heiko Schocher06604812013-07-30 10:48:54 +0530370
Tero Kristo7619bad2018-03-17 13:32:52 +0530371#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
372/*
373 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
374 */
375static void rtc_only(void)
376{
377 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dill025a0d42018-03-20 12:23:00 +0530378 struct prm_device_inst *prm_device =
379 (struct prm_device_inst *)PRM_DEVICE_INST;
380
Tero Kristo7619bad2018-03-17 13:32:52 +0530381 u32 scratch1;
382 void (*resume_func)(void);
383
384 scratch1 = readl(&rtc->scratch1);
385
386 /*
387 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
388 * written to this register when we want to wake up from RTC only
389 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
390 * bits 0-15: RTC_MAGIC_VAL
391 * bits 16-31: board type (needed for sdram_init)
392 */
393 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
394 return;
395
396 rtc32k_unlock(rtc);
397
398 /* Clear RTC magic */
399 writel(0, &rtc->scratch1);
400
401 /*
402 * Update board type based on value stored on RTC_SCRATCH1, this
403 * is done so that we don't need to read the board type from eeprom
404 * over i2c bus which is expensive
405 */
406 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
407
Russ Dill025a0d42018-03-20 12:23:00 +0530408 /*
409 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
410 * are resuming from self-refresh. This avoids an unnecessary re-init
411 * of the DDR. The re-init takes time and we would need to wait for
412 * it to complete before accessing DDR to avoid L3 NOC errors.
413 */
414 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
415
Tero Kristo7619bad2018-03-17 13:32:52 +0530416 rtc_only_prcm_init();
417 sdram_init();
418
Russ Dill025a0d42018-03-20 12:23:00 +0530419 /* Disable EMIF_DEVOFF for normal operation and to exit self-refresh */
420 writel(0, &prm_device->emif_ctrl);
421
Tero Kristo7619bad2018-03-17 13:32:52 +0530422 resume_func = (void *)readl(&rtc->scratch0);
423 if (resume_func)
424 resume_func();
425}
426#endif
427
Heiko Schocher06604812013-07-30 10:48:54 +0530428void s_init(void)
429{
Tero Kristo7619bad2018-03-17 13:32:52 +0530430#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
431 rtc_only();
432#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530433}
434
435void early_system_init(void)
436{
Heiko Schocher06604812013-07-30 10:48:54 +0530437 /*
438 * The ROM will only have set up sufficient pinmux to allow for the
439 * first 4KiB NOR to be read, we must finish doing what we know of
440 * the NOR mux in this space in order to continue.
441 */
442#ifdef CONFIG_NOR_BOOT
443 enable_norboot_pin_mux();
444#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530445 watchdog_disable();
Heiko Schocher06604812013-07-30 10:48:54 +0530446 set_uart_mux_conf();
Lokesh Vutlab64a7cb2016-10-14 10:35:24 +0530447 setup_early_clocks();
Heiko Schocher06604812013-07-30 10:48:54 +0530448 uart_soft_reset();
Lokesh Vutla4bd754d2017-06-27 13:50:56 +0530449#ifdef CONFIG_SPL_BUILD
450 /*
451 * Save the boot parameters passed from romcode.
452 * We cannot delay the saving further than this,
453 * to prevent overwrites.
454 */
455 save_omap_boot_params();
456#endif
Lokesh Vutla878d8852017-05-05 13:45:28 +0530457#ifdef CONFIG_DEBUG_UART_OMAP
458 debug_uart_init();
459#endif
Lokesh Vutla140d76a2016-10-14 10:35:25 +0530460#ifdef CONFIG_TI_I2C_BOARD_DETECT
461 do_board_detect();
462#endif
Faiz Abbasb442e162018-01-24 14:44:49 +0530463#ifdef CONFIG_SPL_BUILD
464 spl_early_init();
465#endif
Heiko Schocher16678eb2013-11-04 14:05:00 +0100466#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530467 /* Enable RTC32K clock */
468 rtc32k_enable();
Heiko Schocher16678eb2013-11-04 14:05:00 +0100469#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530470}
Lokesh Vutlac704a992016-10-14 10:35:23 +0530471
472#ifdef CONFIG_SPL_BUILD
473void board_init_f(ulong dummy)
474{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300475 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530476 early_system_init();
477 board_early_init_f();
478 sdram_init();
Lokesh Vutla86282792017-04-18 17:27:24 +0530479 /* dram_init must store complete ramsize in gd->ram_size */
480 gd->ram_size = get_ram_size(
481 (void *)CONFIG_SYS_SDRAM_BASE,
482 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlac704a992016-10-14 10:35:23 +0530483}
Tom Rinid73f38f2014-03-05 14:57:47 -0500484#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530485
486#endif
487
488int arch_cpu_init_dm(void)
489{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300490 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530491#ifndef CONFIG_SKIP_LOWLEVEL_INIT
492 early_system_init();
493#endif
494 return 0;
495}