blob: a01a2dcd95887ee017f87098bbedc92843af055a [file] [log] [blame]
Dinh Nguyen3da42852015-06-02 22:52:49 -05001/*
2 * Copyright Altera Corporation (C) 2012-2015
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/sdram.h>
Marek Vasut04372fb2015-07-18 02:46:56 +020010#include <errno.h>
Dinh Nguyen3da42852015-06-02 22:52:49 -050011#include "sequencer.h"
12#include "sequencer_auto.h"
13#include "sequencer_auto_ac_init.h"
14#include "sequencer_auto_inst_init.h"
15#include "sequencer_defines.h"
16
Dinh Nguyen3da42852015-06-02 22:52:49 -050017static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
Marek Vasut6afb4fe2015-07-12 18:46:52 +020018 (struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
Dinh Nguyen3da42852015-06-02 22:52:49 -050019
20static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
Marek Vasut6afb4fe2015-07-12 18:46:52 +020021 (struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
Dinh Nguyen3da42852015-06-02 22:52:49 -050022
23static struct socfpga_sdr_reg_file *sdr_reg_file =
Marek Vasuta1c654a2015-07-12 18:31:05 +020024 (struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050025
26static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
Marek Vasute79025a2015-07-12 18:42:34 +020027 (struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
Dinh Nguyen3da42852015-06-02 22:52:49 -050028
29static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
Marek Vasut1bc6f142015-07-12 18:54:37 +020030 (struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050031
32static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
Marek Vasut1bc6f142015-07-12 18:54:37 +020033 (struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
Dinh Nguyen3da42852015-06-02 22:52:49 -050034
35static struct socfpga_data_mgr *data_mgr =
Marek Vasutc4815f72015-07-12 19:03:33 +020036 (struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050037
Marek Vasut6cb9f162015-07-12 20:49:39 +020038static struct socfpga_sdr_ctrl *sdr_ctrl =
39 (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
40
Dinh Nguyen3da42852015-06-02 22:52:49 -050041#define DELTA_D 1
Dinh Nguyen3da42852015-06-02 22:52:49 -050042
43/*
44 * In order to reduce ROM size, most of the selectable calibration steps are
45 * decided at compile time based on the user's calibration mode selection,
46 * as captured by the STATIC_CALIB_STEPS selection below.
47 *
48 * However, to support simulation-time selection of fast simulation mode, where
49 * we skip everything except the bare minimum, we need a few of the steps to
50 * be dynamic. In those cases, we either use the DYNAMIC_CALIB_STEPS for the
51 * check, which is based on the rtl-supplied value, or we dynamically compute
52 * the value to use based on the dynamically-chosen calibration mode
53 */
54
55#define DLEVEL 0
56#define STATIC_IN_RTL_SIM 0
57#define STATIC_SKIP_DELAY_LOOPS 0
58
59#define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
60 STATIC_SKIP_DELAY_LOOPS)
61
62/* calibration steps requested by the rtl */
63uint16_t dyn_calib_steps;
64
65/*
66 * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
67 * instead of static, we use boolean logic to select between
68 * non-skip and skip values
69 *
70 * The mask is set to include all bits when not-skipping, but is
71 * zero when skipping
72 */
73
74uint16_t skip_delay_mask; /* mask off bits when skipping/not-skipping */
75
76#define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
77 ((non_skip_value) & skip_delay_mask)
78
79struct gbl_type *gbl;
80struct param_type *param;
81uint32_t curr_shadow_reg;
82
83static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
84 uint32_t write_group, uint32_t use_dm,
85 uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks);
86
Dinh Nguyen3da42852015-06-02 22:52:49 -050087static void set_failing_group_stage(uint32_t group, uint32_t stage,
88 uint32_t substage)
89{
90 /*
91 * Only set the global stage if there was not been any other
92 * failing group
93 */
94 if (gbl->error_stage == CAL_STAGE_NIL) {
95 gbl->error_substage = substage;
96 gbl->error_stage = stage;
97 gbl->error_group = group;
98 }
99}
100
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200101static void reg_file_set_group(u16 set_group)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500102{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200103 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500104}
105
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200106static void reg_file_set_stage(u8 set_stage)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500107{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200108 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500109}
110
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200111static void reg_file_set_sub_stage(u8 set_sub_stage)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500112{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200113 set_sub_stage &= 0xff;
114 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500115}
116
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200117/**
118 * phy_mgr_initialize() - Initialize PHY Manager
119 *
120 * Initialize PHY Manager.
121 */
Marek Vasut9fa9c902015-07-17 01:12:07 +0200122static void phy_mgr_initialize(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500123{
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200124 u32 ratio;
125
Dinh Nguyen3da42852015-06-02 22:52:49 -0500126 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200127 /* Calibration has control over path to memory */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500128 /*
129 * In Hard PHY this is a 2-bit control:
130 * 0: AFI Mux Select
131 * 1: DDIO Mux Select
132 */
Marek Vasut1273dd92015-07-12 21:05:08 +0200133 writel(0x3, &phy_mgr_cfg->mux_sel);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500134
135 /* USER memory clock is not stable we begin initialization */
Marek Vasut1273dd92015-07-12 21:05:08 +0200136 writel(0, &phy_mgr_cfg->reset_mem_stbl);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500137
138 /* USER calibration status all set to zero */
Marek Vasut1273dd92015-07-12 21:05:08 +0200139 writel(0, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500140
Marek Vasut1273dd92015-07-12 21:05:08 +0200141 writel(0, &phy_mgr_cfg->cal_debug_info);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500142
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200143 /* Init params only if we do NOT skip calibration. */
144 if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
145 return;
146
147 ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
148 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
149 param->read_correct_mask_vg = (1 << ratio) - 1;
150 param->write_correct_mask_vg = (1 << ratio) - 1;
151 param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
152 param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
153 ratio = RW_MGR_MEM_DATA_WIDTH /
154 RW_MGR_MEM_DATA_MASK_WIDTH;
155 param->dm_correct_mask = (1 << ratio) - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500156}
157
Marek Vasut080bf642015-07-20 08:15:57 +0200158/**
159 * set_rank_and_odt_mask() - Set Rank and ODT mask
160 * @rank: Rank mask
161 * @odt_mode: ODT mode, OFF or READ_WRITE
162 *
163 * Set Rank and ODT mask (On-Die Termination).
164 */
Marek Vasutb2dfd102015-07-20 08:03:11 +0200165static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500166{
Marek Vasutb2dfd102015-07-20 08:03:11 +0200167 u32 odt_mask_0 = 0;
168 u32 odt_mask_1 = 0;
169 u32 cs_and_odt_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500170
Marek Vasutb2dfd102015-07-20 08:03:11 +0200171 if (odt_mode == RW_MGR_ODT_MODE_OFF) {
172 odt_mask_0 = 0x0;
173 odt_mask_1 = 0x0;
174 } else { /* RW_MGR_ODT_MODE_READ_WRITE */
Marek Vasut287cdf62015-07-20 08:09:05 +0200175 switch (RW_MGR_MEM_NUMBER_OF_RANKS) {
176 case 1: /* 1 Rank */
177 /* Read: ODT = 0 ; Write: ODT = 1 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500178 odt_mask_0 = 0x0;
179 odt_mask_1 = 0x1;
Marek Vasut287cdf62015-07-20 08:09:05 +0200180 break;
181 case 2: /* 2 Ranks */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500182 if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
Marek Vasut080bf642015-07-20 08:15:57 +0200183 /*
184 * - Dual-Slot , Single-Rank (1 CS per DIMM)
185 * OR
186 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
187 *
188 * Since MEM_NUMBER_OF_RANKS is 2, they
189 * are both single rank with 2 CS each
190 * (special for RDIMM).
191 *
Dinh Nguyen3da42852015-06-02 22:52:49 -0500192 * Read: Turn on ODT on the opposite rank
193 * Write: Turn on ODT on all ranks
194 */
195 odt_mask_0 = 0x3 & ~(1 << rank);
196 odt_mask_1 = 0x3;
197 } else {
198 /*
Marek Vasut080bf642015-07-20 08:15:57 +0200199 * - Single-Slot , Dual-Rank (2 CS per DIMM)
200 *
201 * Read: Turn on ODT off on all ranks
202 * Write: Turn on ODT on active rank
Dinh Nguyen3da42852015-06-02 22:52:49 -0500203 */
204 odt_mask_0 = 0x0;
205 odt_mask_1 = 0x3 & (1 << rank);
206 }
Marek Vasut287cdf62015-07-20 08:09:05 +0200207 break;
208 case 4: /* 4 Ranks */
209 /* Read:
Dinh Nguyen3da42852015-06-02 22:52:49 -0500210 * ----------+-----------------------+
Dinh Nguyen3da42852015-06-02 22:52:49 -0500211 * | ODT |
212 * Read From +-----------------------+
213 * Rank | 3 | 2 | 1 | 0 |
214 * ----------+-----+-----+-----+-----+
215 * 0 | 0 | 1 | 0 | 0 |
216 * 1 | 1 | 0 | 0 | 0 |
217 * 2 | 0 | 0 | 0 | 1 |
218 * 3 | 0 | 0 | 1 | 0 |
219 * ----------+-----+-----+-----+-----+
220 *
221 * Write:
222 * ----------+-----------------------+
Dinh Nguyen3da42852015-06-02 22:52:49 -0500223 * | ODT |
224 * Write To +-----------------------+
225 * Rank | 3 | 2 | 1 | 0 |
226 * ----------+-----+-----+-----+-----+
227 * 0 | 0 | 1 | 0 | 1 |
228 * 1 | 1 | 0 | 1 | 0 |
229 * 2 | 0 | 1 | 0 | 1 |
230 * 3 | 1 | 0 | 1 | 0 |
231 * ----------+-----+-----+-----+-----+
232 */
233 switch (rank) {
234 case 0:
235 odt_mask_0 = 0x4;
236 odt_mask_1 = 0x5;
237 break;
238 case 1:
239 odt_mask_0 = 0x8;
240 odt_mask_1 = 0xA;
241 break;
242 case 2:
243 odt_mask_0 = 0x1;
244 odt_mask_1 = 0x5;
245 break;
246 case 3:
247 odt_mask_0 = 0x2;
248 odt_mask_1 = 0xA;
249 break;
250 }
Marek Vasut287cdf62015-07-20 08:09:05 +0200251 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500252 }
Dinh Nguyen3da42852015-06-02 22:52:49 -0500253 }
254
Marek Vasutb2dfd102015-07-20 08:03:11 +0200255 cs_and_odt_mask = (0xFF & ~(1 << rank)) |
256 ((0xFF & odt_mask_0) << 8) |
257 ((0xFF & odt_mask_1) << 16);
Marek Vasut1273dd92015-07-12 21:05:08 +0200258 writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
259 RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500260}
261
Marek Vasutc76976d2015-07-12 22:28:33 +0200262/**
263 * scc_mgr_set() - Set SCC Manager register
264 * @off: Base offset in SCC Manager space
265 * @grp: Read/Write group
266 * @val: Value to be set
267 *
268 * This function sets the SCC Manager (Scan Chain Control Manager) register.
269 */
270static void scc_mgr_set(u32 off, u32 grp, u32 val)
271{
272 writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
273}
274
Marek Vasute893f4d2015-07-20 07:16:42 +0200275/**
276 * scc_mgr_initialize() - Initialize SCC Manager registers
277 *
278 * Initialize SCC Manager registers.
279 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500280static void scc_mgr_initialize(void)
281{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500282 /*
Marek Vasute893f4d2015-07-20 07:16:42 +0200283 * Clear register file for HPS. 16 (2^4) is the size of the
284 * full register file in the scc mgr:
285 * RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
286 * MEM_IF_READ_DQS_WIDTH - 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500287 */
Marek Vasutc76976d2015-07-12 22:28:33 +0200288 int i;
Marek Vasute893f4d2015-07-20 07:16:42 +0200289
Dinh Nguyen3da42852015-06-02 22:52:49 -0500290 for (i = 0; i < 16; i++) {
Marek Vasut7ac40d22015-06-26 18:56:54 +0200291 debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -0500292 __func__, __LINE__, i);
Marek Vasutc76976d2015-07-12 22:28:33 +0200293 scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500294 }
295}
296
Marek Vasut5ff825b2015-07-12 22:11:55 +0200297static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
298{
Marek Vasutc76976d2015-07-12 22:28:33 +0200299 scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200300}
301
302static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500303{
Marek Vasutc76976d2015-07-12 22:28:33 +0200304 scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500305}
306
Dinh Nguyen3da42852015-06-02 22:52:49 -0500307static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
308{
Marek Vasutc76976d2015-07-12 22:28:33 +0200309 scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500310}
311
Marek Vasut5ff825b2015-07-12 22:11:55 +0200312static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
313{
Marek Vasutc76976d2015-07-12 22:28:33 +0200314 scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200315}
316
Marek Vasut32675242015-07-17 06:07:13 +0200317static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200318{
Marek Vasutc76976d2015-07-12 22:28:33 +0200319 scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
320 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200321}
322
323static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
324{
Marek Vasutc76976d2015-07-12 22:28:33 +0200325 scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200326}
327
328static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
329{
Marek Vasutc76976d2015-07-12 22:28:33 +0200330 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200331}
332
Marek Vasut32675242015-07-17 06:07:13 +0200333static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200334{
Marek Vasutc76976d2015-07-12 22:28:33 +0200335 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
336 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200337}
338
339static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
340{
Marek Vasutc76976d2015-07-12 22:28:33 +0200341 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
342 RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
343 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200344}
345
346/* load up dqs config settings */
347static void scc_mgr_load_dqs(uint32_t dqs)
348{
349 writel(dqs, &sdr_scc_mgr->dqs_ena);
350}
351
352/* load up dqs io config settings */
353static void scc_mgr_load_dqs_io(void)
354{
355 writel(0, &sdr_scc_mgr->dqs_io_ena);
356}
357
358/* load up dq config settings */
359static void scc_mgr_load_dq(uint32_t dq_in_group)
360{
361 writel(dq_in_group, &sdr_scc_mgr->dq_ena);
362}
363
364/* load up dm config settings */
365static void scc_mgr_load_dm(uint32_t dm)
366{
367 writel(dm, &sdr_scc_mgr->dm_ena);
368}
369
Marek Vasut0b69b802015-07-12 23:25:21 +0200370/**
371 * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
372 * @off: Base offset in SCC Manager space
373 * @grp: Read/Write group
374 * @val: Value to be set
375 * @update: If non-zero, trigger SCC Manager update for all ranks
376 *
377 * This function sets the SCC Manager (Scan Chain Control Manager) register
378 * and optionally triggers the SCC update for all ranks.
379 */
380static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
381 const int update)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500382{
Marek Vasut0b69b802015-07-12 23:25:21 +0200383 u32 r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500384
385 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
386 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut0b69b802015-07-12 23:25:21 +0200387 scc_mgr_set(off, grp, val);
Marek Vasut162d60e2015-07-12 23:14:33 +0200388
Marek Vasut0b69b802015-07-12 23:25:21 +0200389 if (update || (r == 0)) {
390 writel(grp, &sdr_scc_mgr->dqs_ena);
Marek Vasut1273dd92015-07-12 21:05:08 +0200391 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500392 }
393 }
394}
395
Marek Vasut0b69b802015-07-12 23:25:21 +0200396static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
397{
398 /*
399 * USER although the h/w doesn't support different phases per
400 * shadow register, for simplicity our scc manager modeling
401 * keeps different phase settings per shadow reg, and it's
402 * important for us to keep them in sync to match h/w.
403 * for efficiency, the scan chain update should occur only
404 * once to sr0.
405 */
406 scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
407 read_group, phase, 0);
408}
409
Dinh Nguyen3da42852015-06-02 22:52:49 -0500410static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
411 uint32_t phase)
412{
Marek Vasut0b69b802015-07-12 23:25:21 +0200413 /*
414 * USER although the h/w doesn't support different phases per
415 * shadow register, for simplicity our scc manager modeling
416 * keeps different phase settings per shadow reg, and it's
417 * important for us to keep them in sync to match h/w.
418 * for efficiency, the scan chain update should occur only
419 * once to sr0.
420 */
421 scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
422 write_group, phase, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500423}
424
Dinh Nguyen3da42852015-06-02 22:52:49 -0500425static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
426 uint32_t delay)
427{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500428 /*
429 * In shadow register mode, the T11 settings are stored in
430 * registers in the core, which are updated by the DQS_ENA
431 * signals. Not issuing the SCC_MGR_UPD command allows us to
432 * save lots of rank switching overhead, by calling
433 * select_shadow_regs_for_update with update_scan_chains
434 * set to 0.
435 */
Marek Vasut0b69b802015-07-12 23:25:21 +0200436 scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
437 read_group, delay, 1);
Marek Vasut1273dd92015-07-12 21:05:08 +0200438 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500439}
440
Marek Vasut5be355c2015-07-12 23:39:06 +0200441/**
442 * scc_mgr_set_oct_out1_delay() - Set OCT output delay
443 * @write_group: Write group
444 * @delay: Delay value
445 *
446 * This function sets the OCT output delay in SCC manager.
447 */
448static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500449{
Marek Vasut5be355c2015-07-12 23:39:06 +0200450 const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
451 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
452 const int base = write_group * ratio;
453 int i;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500454 /*
455 * Load the setting in the SCC manager
456 * Although OCT affects only write data, the OCT delay is controlled
457 * by the DQS logic block which is instantiated once per read group.
458 * For protocols where a write group consists of multiple read groups,
459 * the setting must be set multiple times.
460 */
Marek Vasut5be355c2015-07-12 23:39:06 +0200461 for (i = 0; i < ratio; i++)
462 scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500463}
464
Marek Vasut37a37ca2015-07-19 01:32:55 +0200465/**
466 * scc_mgr_set_hhp_extras() - Set HHP extras.
467 *
468 * Load the fixed setting in the SCC manager HHP extras.
469 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500470static void scc_mgr_set_hhp_extras(void)
471{
472 /*
473 * Load the fixed setting in the SCC manager
Marek Vasut37a37ca2015-07-19 01:32:55 +0200474 * bits: 0:0 = 1'b1 - DQS bypass
475 * bits: 1:1 = 1'b1 - DQ bypass
476 * bits: 4:2 = 3'b001 - rfifo_mode
477 * bits: 6:5 = 2'b01 - rfifo clock_select
478 * bits: 7:7 = 1'b0 - separate gating from ungating setting
479 * bits: 8:8 = 1'b0 - separate OE from Output delay setting
Dinh Nguyen3da42852015-06-02 22:52:49 -0500480 */
Marek Vasut37a37ca2015-07-19 01:32:55 +0200481 const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
482 (1 << 2) | (1 << 1) | (1 << 0);
483 const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
484 SCC_MGR_HHP_GLOBALS_OFFSET |
485 SCC_MGR_HHP_EXTRAS_OFFSET;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500486
Marek Vasut37a37ca2015-07-19 01:32:55 +0200487 debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
488 __func__, __LINE__);
489 writel(value, addr);
490 debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
491 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500492}
493
Marek Vasutf42af352015-07-20 04:41:53 +0200494/**
495 * scc_mgr_zero_all() - Zero all DQS config
496 *
497 * Zero all DQS config.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500498 */
499static void scc_mgr_zero_all(void)
500{
Marek Vasutf42af352015-07-20 04:41:53 +0200501 int i, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500502
503 /*
504 * USER Zero all DQS config settings, across all groups and all
505 * shadow registers
506 */
Marek Vasutf42af352015-07-20 04:41:53 +0200507 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
508 r += NUM_RANKS_PER_SHADOW_REG) {
Dinh Nguyen3da42852015-06-02 22:52:49 -0500509 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
510 /*
511 * The phases actually don't exist on a per-rank basis,
512 * but there's no harm updating them several times, so
513 * let's keep the code simple.
514 */
515 scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
516 scc_mgr_set_dqs_en_phase(i, 0);
517 scc_mgr_set_dqs_en_delay(i, 0);
518 }
519
520 for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
521 scc_mgr_set_dqdqs_output_phase(i, 0);
Marek Vasutf42af352015-07-20 04:41:53 +0200522 /* Arria V/Cyclone V don't have out2. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500523 scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
524 }
525 }
526
Marek Vasutf42af352015-07-20 04:41:53 +0200527 /* Multicast to all DQS group enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200528 writel(0xff, &sdr_scc_mgr->dqs_ena);
529 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500530}
531
Marek Vasutc5c5f532015-07-17 02:06:20 +0200532/**
533 * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
534 * @write_group: Write group
535 *
536 * Set bypass mode and trigger SCC update.
537 */
538static void scc_set_bypass_mode(const u32 write_group)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500539{
Marek Vasutc5c5f532015-07-17 02:06:20 +0200540 /* Multicast to all DQ enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200541 writel(0xff, &sdr_scc_mgr->dq_ena);
542 writel(0xff, &sdr_scc_mgr->dm_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500543
Marek Vasutc5c5f532015-07-17 02:06:20 +0200544 /* Update current DQS IO enable. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200545 writel(0, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500546
Marek Vasutc5c5f532015-07-17 02:06:20 +0200547 /* Update the DQS logic. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200548 writel(write_group, &sdr_scc_mgr->dqs_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500549
Marek Vasutc5c5f532015-07-17 02:06:20 +0200550 /* Hit update. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200551 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500552}
553
Marek Vasut5e837892015-07-13 00:30:09 +0200554/**
555 * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
556 * @write_group: Write group
557 *
558 * Load DQS settings for Write Group, do not trigger SCC update.
559 */
560static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200561{
Marek Vasut5e837892015-07-13 00:30:09 +0200562 const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
563 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
564 const int base = write_group * ratio;
565 int i;
Marek Vasut5ff825b2015-07-12 22:11:55 +0200566 /*
Marek Vasut5e837892015-07-13 00:30:09 +0200567 * Load the setting in the SCC manager
Marek Vasut5ff825b2015-07-12 22:11:55 +0200568 * Although OCT affects only write data, the OCT delay is controlled
569 * by the DQS logic block which is instantiated once per read group.
570 * For protocols where a write group consists of multiple read groups,
Marek Vasut5e837892015-07-13 00:30:09 +0200571 * the setting must be set multiple times.
Marek Vasut5ff825b2015-07-12 22:11:55 +0200572 */
Marek Vasut5e837892015-07-13 00:30:09 +0200573 for (i = 0; i < ratio; i++)
574 writel(base + i, &sdr_scc_mgr->dqs_ena);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200575}
576
Marek Vasutd41ea932015-07-20 08:41:04 +0200577/**
578 * scc_mgr_zero_group() - Zero all configs for a group
579 *
580 * Zero DQ, DM, DQS and OCT configs for a group.
581 */
582static void scc_mgr_zero_group(const u32 write_group, const int out_only)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500583{
Marek Vasutd41ea932015-07-20 08:41:04 +0200584 int i, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500585
Marek Vasutd41ea932015-07-20 08:41:04 +0200586 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
587 r += NUM_RANKS_PER_SHADOW_REG) {
588 /* Zero all DQ config settings. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500589 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200590 scc_mgr_set_dq_out1_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500591 if (!out_only)
Marek Vasut07aee5b2015-07-12 22:07:33 +0200592 scc_mgr_set_dq_in_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500593 }
594
Marek Vasutd41ea932015-07-20 08:41:04 +0200595 /* Multicast to all DQ enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200596 writel(0xff, &sdr_scc_mgr->dq_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500597
Marek Vasutd41ea932015-07-20 08:41:04 +0200598 /* Zero all DM config settings. */
599 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
Marek Vasut07aee5b2015-07-12 22:07:33 +0200600 scc_mgr_set_dm_out1_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500601
Marek Vasutd41ea932015-07-20 08:41:04 +0200602 /* Multicast to all DM enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200603 writel(0xff, &sdr_scc_mgr->dm_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500604
Marek Vasutd41ea932015-07-20 08:41:04 +0200605 /* Zero all DQS IO settings. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500606 if (!out_only)
Marek Vasut32675242015-07-17 06:07:13 +0200607 scc_mgr_set_dqs_io_in_delay(0);
Marek Vasutd41ea932015-07-20 08:41:04 +0200608
609 /* Arria V/Cyclone V don't have out2. */
Marek Vasut32675242015-07-17 06:07:13 +0200610 scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500611 scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
612 scc_mgr_load_dqs_for_write_group(write_group);
613
Marek Vasutd41ea932015-07-20 08:41:04 +0200614 /* Multicast to all DQS IO enables (only 1 in total). */
Marek Vasut1273dd92015-07-12 21:05:08 +0200615 writel(0, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500616
Marek Vasutd41ea932015-07-20 08:41:04 +0200617 /* Hit update to zero everything. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200618 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500619 }
620}
621
Dinh Nguyen3da42852015-06-02 22:52:49 -0500622/*
623 * apply and load a particular input delay for the DQ pins in a group
624 * group_bgn is the index of the first dq pin (in the write group)
625 */
Marek Vasut32675242015-07-17 06:07:13 +0200626static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500627{
628 uint32_t i, p;
629
630 for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200631 scc_mgr_set_dq_in_delay(p, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500632 scc_mgr_load_dq(p);
633 }
634}
635
Marek Vasut300c2e62015-07-17 05:42:49 +0200636/**
637 * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
638 * @delay: Delay value
639 *
640 * Apply and load a particular output delay for the DQ pins in a group.
641 */
642static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500643{
Marek Vasut300c2e62015-07-17 05:42:49 +0200644 int i;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500645
Marek Vasut300c2e62015-07-17 05:42:49 +0200646 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
647 scc_mgr_set_dq_out1_delay(i, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500648 scc_mgr_load_dq(i);
649 }
650}
651
652/* apply and load a particular output delay for the DM pins in a group */
Marek Vasut32675242015-07-17 06:07:13 +0200653static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500654{
655 uint32_t i;
656
657 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200658 scc_mgr_set_dm_out1_delay(i, delay1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500659 scc_mgr_load_dm(i);
660 }
661}
662
663
664/* apply and load delay on both DQS and OCT out1 */
665static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
666 uint32_t delay)
667{
Marek Vasut32675242015-07-17 06:07:13 +0200668 scc_mgr_set_dqs_out1_delay(delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500669 scc_mgr_load_dqs_io();
670
671 scc_mgr_set_oct_out1_delay(write_group, delay);
672 scc_mgr_load_dqs_for_write_group(write_group);
673}
674
Marek Vasut5cb1b502015-07-17 05:33:28 +0200675/**
676 * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
677 * @write_group: Write group
678 * @delay: Delay value
679 *
680 * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
681 */
Marek Vasut8eccde32015-07-17 05:30:14 +0200682static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
Marek Vasut8eccde32015-07-17 05:30:14 +0200683 const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500684{
Marek Vasut8eccde32015-07-17 05:30:14 +0200685 u32 i, new_delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500686
Marek Vasut8eccde32015-07-17 05:30:14 +0200687 /* DQ shift */
688 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500689 scc_mgr_load_dq(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500690
Marek Vasut8eccde32015-07-17 05:30:14 +0200691 /* DM shift */
692 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500693 scc_mgr_load_dm(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500694
Marek Vasut5cb1b502015-07-17 05:33:28 +0200695 /* DQS shift */
696 new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500697 if (new_delay > IO_IO_OUT2_DELAY_MAX) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200698 debug_cond(DLEVEL == 1,
699 "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
700 __func__, __LINE__, write_group, delay, new_delay,
701 IO_IO_OUT2_DELAY_MAX,
Dinh Nguyen3da42852015-06-02 22:52:49 -0500702 new_delay - IO_IO_OUT2_DELAY_MAX);
Marek Vasut5cb1b502015-07-17 05:33:28 +0200703 new_delay -= IO_IO_OUT2_DELAY_MAX;
704 scc_mgr_set_dqs_out1_delay(new_delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500705 }
706
707 scc_mgr_load_dqs_io();
708
Marek Vasut5cb1b502015-07-17 05:33:28 +0200709 /* OCT shift */
710 new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500711 if (new_delay > IO_IO_OUT2_DELAY_MAX) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200712 debug_cond(DLEVEL == 1,
713 "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
714 __func__, __LINE__, write_group, delay,
715 new_delay, IO_IO_OUT2_DELAY_MAX,
Dinh Nguyen3da42852015-06-02 22:52:49 -0500716 new_delay - IO_IO_OUT2_DELAY_MAX);
Marek Vasut5cb1b502015-07-17 05:33:28 +0200717 new_delay -= IO_IO_OUT2_DELAY_MAX;
718 scc_mgr_set_oct_out1_delay(write_group, new_delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500719 }
720
721 scc_mgr_load_dqs_for_write_group(write_group);
722}
723
Marek Vasutf51a7d32015-07-19 02:18:21 +0200724/**
725 * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
726 * @write_group: Write group
727 * @delay: Delay value
728 *
729 * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500730 */
Marek Vasutf51a7d32015-07-19 02:18:21 +0200731static void
732scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
733 const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500734{
Marek Vasutf51a7d32015-07-19 02:18:21 +0200735 int r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500736
737 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
Marek Vasutf51a7d32015-07-19 02:18:21 +0200738 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200739 scc_mgr_apply_group_all_out_delay_add(write_group, delay);
Marek Vasut1273dd92015-07-12 21:05:08 +0200740 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500741 }
742}
743
Marek Vasutf936f942015-07-26 11:07:19 +0200744/**
745 * set_jump_as_return() - Return instruction optimization
746 *
747 * Optimization used to recover some slots in ddr3 inst_rom could be
748 * applied to other protocols if we wanted to
749 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500750static void set_jump_as_return(void)
751{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500752 /*
Marek Vasutf936f942015-07-26 11:07:19 +0200753 * To save space, we replace return with jump to special shared
Dinh Nguyen3da42852015-06-02 22:52:49 -0500754 * RETURN instruction so we set the counter to large value so that
Marek Vasutf936f942015-07-26 11:07:19 +0200755 * we always jump.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500756 */
Marek Vasut1273dd92015-07-12 21:05:08 +0200757 writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
758 writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500759}
760
761/*
762 * should always use constants as argument to ensure all computations are
763 * performed at compile time
764 */
765static void delay_for_n_mem_clocks(const uint32_t clocks)
766{
767 uint32_t afi_clocks;
768 uint8_t inner = 0;
769 uint8_t outer = 0;
770 uint16_t c_loop = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500771
772 debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
773
774
775 afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
776 /* scale (rounding up) to get afi clocks */
777
778 /*
779 * Note, we don't bother accounting for being off a little bit
780 * because of a few extra instructions in outer loops
781 * Note, the loops have a test at the end, and do the test before
782 * the decrement, and so always perform the loop
783 * 1 time more than the counter value
784 */
785 if (afi_clocks == 0) {
786 ;
787 } else if (afi_clocks <= 0x100) {
788 inner = afi_clocks-1;
789 outer = 0;
790 c_loop = 0;
791 } else if (afi_clocks <= 0x10000) {
792 inner = 0xff;
793 outer = (afi_clocks-1) >> 8;
794 c_loop = 0;
795 } else {
796 inner = 0xff;
797 outer = 0xff;
798 c_loop = (afi_clocks-1) >> 16;
799 }
800
801 /*
802 * rom instructions are structured as follows:
803 *
804 * IDLE_LOOP2: jnz cntr0, TARGET_A
805 * IDLE_LOOP1: jnz cntr1, TARGET_B
806 * return
807 *
808 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
809 * TARGET_B is set to IDLE_LOOP2 as well
810 *
811 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
812 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
813 *
814 * a little confusing, but it helps save precious space in the inst_rom
815 * and sequencer rom and keeps the delays more accurate and reduces
816 * overhead
817 */
818 if (afi_clocks <= 0x100) {
Marek Vasut1273dd92015-07-12 21:05:08 +0200819 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
820 &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500821
Marek Vasut1273dd92015-07-12 21:05:08 +0200822 writel(RW_MGR_IDLE_LOOP1,
823 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500824
Marek Vasut1273dd92015-07-12 21:05:08 +0200825 writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
826 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500827 } else {
Marek Vasut1273dd92015-07-12 21:05:08 +0200828 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
829 &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500830
Marek Vasut1273dd92015-07-12 21:05:08 +0200831 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
832 &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500833
Marek Vasut1273dd92015-07-12 21:05:08 +0200834 writel(RW_MGR_IDLE_LOOP2,
835 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500836
Marek Vasut1273dd92015-07-12 21:05:08 +0200837 writel(RW_MGR_IDLE_LOOP2,
838 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500839
840 /* hack to get around compiler not being smart enough */
841 if (afi_clocks <= 0x10000) {
842 /* only need to run once */
Marek Vasut1273dd92015-07-12 21:05:08 +0200843 writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
844 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500845 } else {
846 do {
Marek Vasut1273dd92015-07-12 21:05:08 +0200847 writel(RW_MGR_IDLE_LOOP2,
848 SDR_PHYGRP_RWMGRGRP_ADDRESS |
849 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500850 } while (c_loop-- != 0);
851 }
852 }
853 debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
854}
855
Marek Vasut944fe712015-07-13 00:44:30 +0200856/**
857 * rw_mgr_mem_init_load_regs() - Load instruction registers
858 * @cntr0: Counter 0 value
859 * @cntr1: Counter 1 value
860 * @cntr2: Counter 2 value
861 * @jump: Jump instruction value
862 *
863 * Load instruction registers.
864 */
865static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
866{
867 uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
868 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
869
870 /* Load counters */
871 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
872 &sdr_rw_load_mgr_regs->load_cntr0);
873 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
874 &sdr_rw_load_mgr_regs->load_cntr1);
875 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
876 &sdr_rw_load_mgr_regs->load_cntr2);
877
878 /* Load jump address */
879 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
880 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
881 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
882
883 /* Execute count instruction */
884 writel(jump, grpaddr);
885}
886
Marek Vasutecd23342015-07-13 00:51:05 +0200887/**
888 * rw_mgr_mem_load_user() - Load user calibration values
889 * @fin1: Final instruction 1
890 * @fin2: Final instruction 2
891 * @precharge: If 1, precharge the banks at the end
892 *
893 * Load user calibration values and optionally precharge the banks.
894 */
895static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
896 const int precharge)
897{
898 u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
899 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
900 u32 r;
901
902 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
903 if (param->skip_ranks[r]) {
904 /* request to skip the rank */
905 continue;
906 }
907
908 /* set rank */
909 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
910
911 /* precharge all banks ... */
912 if (precharge)
913 writel(RW_MGR_PRECHARGE_ALL, grpaddr);
914
915 /*
916 * USER Use Mirror-ed commands for odd ranks if address
917 * mirrorring is on
918 */
919 if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
920 set_jump_as_return();
921 writel(RW_MGR_MRS2_MIRR, grpaddr);
922 delay_for_n_mem_clocks(4);
923 set_jump_as_return();
924 writel(RW_MGR_MRS3_MIRR, grpaddr);
925 delay_for_n_mem_clocks(4);
926 set_jump_as_return();
927 writel(RW_MGR_MRS1_MIRR, grpaddr);
928 delay_for_n_mem_clocks(4);
929 set_jump_as_return();
930 writel(fin1, grpaddr);
931 } else {
932 set_jump_as_return();
933 writel(RW_MGR_MRS2, grpaddr);
934 delay_for_n_mem_clocks(4);
935 set_jump_as_return();
936 writel(RW_MGR_MRS3, grpaddr);
937 delay_for_n_mem_clocks(4);
938 set_jump_as_return();
939 writel(RW_MGR_MRS1, grpaddr);
940 set_jump_as_return();
941 writel(fin2, grpaddr);
942 }
943
944 if (precharge)
945 continue;
946
947 set_jump_as_return();
948 writel(RW_MGR_ZQCL, grpaddr);
949
950 /* tZQinit = tDLLK = 512 ck cycles */
951 delay_for_n_mem_clocks(512);
952 }
953}
954
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200955/**
956 * rw_mgr_mem_initialize() - Initialize RW Manager
957 *
958 * Initialize RW Manager.
959 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500960static void rw_mgr_mem_initialize(void)
961{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500962 debug("%s:%d\n", __func__, __LINE__);
963
964 /* The reset / cke part of initialization is broadcasted to all ranks */
Marek Vasut1273dd92015-07-12 21:05:08 +0200965 writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
966 RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500967
968 /*
969 * Here's how you load register for a loop
970 * Counters are located @ 0x800
971 * Jump address are located @ 0xC00
972 * For both, registers 0 to 3 are selected using bits 3 and 2, like
973 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
974 * I know this ain't pretty, but Avalon bus throws away the 2 least
975 * significant bits
976 */
977
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200978 /* Start with memory RESET activated */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500979
980 /* tINIT = 200us */
981
982 /*
983 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
984 * If a and b are the number of iteration in 2 nested loops
985 * it takes the following number of cycles to complete the operation:
986 * number_of_cycles = ((2 + n) * a + 2) * b
987 * where n is the number of instruction in the inner loop
988 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
989 * b = 6A
990 */
Marek Vasut944fe712015-07-13 00:44:30 +0200991 rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
992 SEQ_TINIT_CNTR2_VAL,
993 RW_MGR_INIT_RESET_0_CKE_0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500994
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200995 /* Indicate that memory is stable. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200996 writel(1, &phy_mgr_cfg->reset_mem_stbl);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500997
998 /*
999 * transition the RESET to high
1000 * Wait for 500us
1001 */
1002
1003 /*
1004 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
1005 * If a and b are the number of iteration in 2 nested loops
1006 * it takes the following number of cycles to complete the operation
1007 * number_of_cycles = ((2 + n) * a + 2) * b
1008 * where n is the number of instruction in the inner loop
1009 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
1010 * b = FF
1011 */
Marek Vasut944fe712015-07-13 00:44:30 +02001012 rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
1013 SEQ_TRESET_CNTR2_VAL,
1014 RW_MGR_INIT_RESET_1_CKE_0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001015
Marek Vasut8e9d7d02015-07-26 10:57:06 +02001016 /* Bring up clock enable. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001017
1018 /* tXRP < 250 ck cycles */
1019 delay_for_n_mem_clocks(250);
1020
Marek Vasutecd23342015-07-13 00:51:05 +02001021 rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET,
1022 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001023}
1024
1025/*
1026 * At the end of calibration we have to program the user settings in, and
1027 * USER hand off the memory to the user.
1028 */
1029static void rw_mgr_mem_handoff(void)
1030{
Marek Vasutecd23342015-07-13 00:51:05 +02001031 rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1);
1032 /*
1033 * USER need to wait tMOD (12CK or 15ns) time before issuing
1034 * other commands, but we will have plenty of NIOS cycles before
1035 * actual handoff so its okay.
1036 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001037}
1038
Marek Vasutd844c7d2015-07-18 03:55:07 +02001039/**
1040 * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1041 * @rank_bgn: Rank number
1042 * @group: Read/Write Group
1043 * @all_ranks: Test all ranks
1044 *
1045 * Performs a guaranteed read on the patterns we are going to use during a
1046 * read test to ensure memory works.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001047 */
Marek Vasutd844c7d2015-07-18 03:55:07 +02001048static int
1049rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1050 const u32 all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001051{
Marek Vasutd844c7d2015-07-18 03:55:07 +02001052 const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1053 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1054 const u32 addr_offset =
1055 (group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS) << 2;
1056 const u32 rank_end = all_ranks ?
1057 RW_MGR_MEM_NUMBER_OF_RANKS :
1058 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1059 const u32 shift_ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1060 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1061 const u32 correct_mask_vg = param->read_correct_mask_vg;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001062
Marek Vasutd844c7d2015-07-18 03:55:07 +02001063 u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1064 int vg, r;
1065 int ret = 0;
1066
1067 bit_chk = param->read_correct_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001068
1069 for (r = rank_bgn; r < rank_end; r++) {
Marek Vasutd844c7d2015-07-18 03:55:07 +02001070 /* Request to skip the rank */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001071 if (param->skip_ranks[r])
Dinh Nguyen3da42852015-06-02 22:52:49 -05001072 continue;
1073
Marek Vasutd844c7d2015-07-18 03:55:07 +02001074 /* Set rank */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001075 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1076
1077 /* Load up a constant bursts of read commands */
Marek Vasut1273dd92015-07-12 21:05:08 +02001078 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
1079 writel(RW_MGR_GUARANTEED_READ,
1080 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001081
Marek Vasut1273dd92015-07-12 21:05:08 +02001082 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
1083 writel(RW_MGR_GUARANTEED_READ_CONT,
1084 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001085
1086 tmp_bit_chk = 0;
Marek Vasutd844c7d2015-07-18 03:55:07 +02001087 for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1;
1088 vg >= 0; vg--) {
1089 /* Reset the FIFOs to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02001090 writel(0, &phy_mgr_cmd->fifo_reset);
1091 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1092 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001093 writel(RW_MGR_GUARANTEED_READ,
1094 addr + addr_offset + (vg << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001095
Marek Vasut1273dd92015-07-12 21:05:08 +02001096 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001097 tmp_bit_chk <<= shift_ratio;
1098 tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001099 }
Marek Vasutd844c7d2015-07-18 03:55:07 +02001100
1101 bit_chk &= tmp_bit_chk;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001102 }
1103
Marek Vasut17fdc912015-07-12 20:05:54 +02001104 writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001105
1106 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001107
1108 if (bit_chk != param->read_correct_mask)
1109 ret = -EIO;
1110
1111 debug_cond(DLEVEL == 1,
1112 "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1113 __func__, __LINE__, group, bit_chk,
1114 param->read_correct_mask, ret);
1115
1116 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001117}
1118
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001119/**
1120 * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1121 * @rank_bgn: Rank number
1122 * @all_ranks: Test all ranks
1123 *
1124 * Load up the patterns we are going to use during a read test.
1125 */
1126static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1127 const int all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001128{
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001129 const u32 rank_end = all_ranks ?
1130 RW_MGR_MEM_NUMBER_OF_RANKS :
1131 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1132 u32 r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001133
1134 debug("%s:%d\n", __func__, __LINE__);
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001135
Dinh Nguyen3da42852015-06-02 22:52:49 -05001136 for (r = rank_bgn; r < rank_end; r++) {
1137 if (param->skip_ranks[r])
1138 /* request to skip the rank */
1139 continue;
1140
1141 /* set rank */
1142 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1143
1144 /* Load up a constant bursts */
Marek Vasut1273dd92015-07-12 21:05:08 +02001145 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001146
Marek Vasut1273dd92015-07-12 21:05:08 +02001147 writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
1148 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001149
Marek Vasut1273dd92015-07-12 21:05:08 +02001150 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001151
Marek Vasut1273dd92015-07-12 21:05:08 +02001152 writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
1153 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001154
Marek Vasut1273dd92015-07-12 21:05:08 +02001155 writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001156
Marek Vasut1273dd92015-07-12 21:05:08 +02001157 writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
1158 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001159
Marek Vasut1273dd92015-07-12 21:05:08 +02001160 writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001161
Marek Vasut1273dd92015-07-12 21:05:08 +02001162 writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
1163 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001164
Marek Vasut1273dd92015-07-12 21:05:08 +02001165 writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1166 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001167 }
1168
1169 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1170}
1171
Marek Vasut783fcf52015-07-20 03:26:05 +02001172/**
1173 * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1174 * @rank_bgn: Rank number
1175 * @group: Read/Write group
1176 * @num_tries: Number of retries of the test
1177 * @all_correct: All bits must be correct in the mask
1178 * @bit_chk: Resulting bit mask after the test
1179 * @all_groups: Test all R/W groups
1180 * @all_ranks: Test all ranks
1181 *
1182 * Try a read and see if it returns correct data back. Test has dummy reads
1183 * inserted into the mix used to align DQS enable. Test has more thorough
1184 * checks than the regular read test.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001185 */
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001186static int
1187rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
1188 const u32 num_tries, const u32 all_correct,
1189 u32 *bit_chk,
1190 const u32 all_groups, const u32 all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001191{
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001192 const u32 rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
Dinh Nguyen3da42852015-06-02 22:52:49 -05001193 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001194 const u32 quick_read_mode =
1195 ((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
1196 ENABLE_SUPER_QUICK_CALIBRATION);
1197 u32 correct_mask_vg = param->read_correct_mask_vg;
1198 u32 tmp_bit_chk;
1199 u32 base_rw_mgr;
1200 u32 addr;
1201
1202 int r, vg, ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001203
1204 *bit_chk = param->read_correct_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001205
1206 for (r = rank_bgn; r < rank_end; r++) {
1207 if (param->skip_ranks[r])
1208 /* request to skip the rank */
1209 continue;
1210
1211 /* set rank */
1212 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1213
Marek Vasut1273dd92015-07-12 21:05:08 +02001214 writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001215
Marek Vasut1273dd92015-07-12 21:05:08 +02001216 writel(RW_MGR_READ_B2B_WAIT1,
1217 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001218
Marek Vasut1273dd92015-07-12 21:05:08 +02001219 writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
1220 writel(RW_MGR_READ_B2B_WAIT2,
1221 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001222
Dinh Nguyen3da42852015-06-02 22:52:49 -05001223 if (quick_read_mode)
Marek Vasut1273dd92015-07-12 21:05:08 +02001224 writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001225 /* need at least two (1+1) reads to capture failures */
1226 else if (all_groups)
Marek Vasut1273dd92015-07-12 21:05:08 +02001227 writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001228 else
Marek Vasut1273dd92015-07-12 21:05:08 +02001229 writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001230
Marek Vasut1273dd92015-07-12 21:05:08 +02001231 writel(RW_MGR_READ_B2B,
1232 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001233 if (all_groups)
1234 writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
1235 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
Marek Vasut1273dd92015-07-12 21:05:08 +02001236 &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001237 else
Marek Vasut1273dd92015-07-12 21:05:08 +02001238 writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001239
Marek Vasut1273dd92015-07-12 21:05:08 +02001240 writel(RW_MGR_READ_B2B,
1241 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001242
1243 tmp_bit_chk = 0;
Marek Vasut7ce23bb2015-07-19 07:51:17 +02001244 for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1; vg >= 0;
1245 vg--) {
Marek Vasutba522c72015-07-19 07:57:28 +02001246 /* Reset the FIFOs to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02001247 writel(0, &phy_mgr_cmd->fifo_reset);
1248 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1249 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001250
Marek Vasutba522c72015-07-19 07:57:28 +02001251 if (all_groups) {
1252 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1253 RW_MGR_RUN_ALL_GROUPS_OFFSET;
1254 } else {
1255 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1256 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1257 }
Marek Vasutc4815f72015-07-12 19:03:33 +02001258
Marek Vasut17fdc912015-07-12 20:05:54 +02001259 writel(RW_MGR_READ_B2B, addr +
Dinh Nguyen3da42852015-06-02 22:52:49 -05001260 ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
1261 vg) << 2));
1262
Marek Vasut1273dd92015-07-12 21:05:08 +02001263 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
Marek Vasutba522c72015-07-19 07:57:28 +02001264 tmp_bit_chk <<= RW_MGR_MEM_DQ_PER_READ_DQS /
1265 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1266 tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001267 }
Marek Vasut7ce23bb2015-07-19 07:51:17 +02001268
Dinh Nguyen3da42852015-06-02 22:52:49 -05001269 *bit_chk &= tmp_bit_chk;
1270 }
1271
Marek Vasutc4815f72015-07-12 19:03:33 +02001272 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
Marek Vasut17fdc912015-07-12 20:05:54 +02001273 writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001274
Marek Vasut3853d652015-07-19 07:44:21 +02001275 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1276
Dinh Nguyen3da42852015-06-02 22:52:49 -05001277 if (all_correct) {
Marek Vasut3853d652015-07-19 07:44:21 +02001278 ret = (*bit_chk == param->read_correct_mask);
1279 debug_cond(DLEVEL == 2,
1280 "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
1281 __func__, __LINE__, group, all_groups, *bit_chk,
1282 param->read_correct_mask, ret);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001283 } else {
Marek Vasut3853d652015-07-19 07:44:21 +02001284 ret = (*bit_chk != 0x00);
1285 debug_cond(DLEVEL == 2,
1286 "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
1287 __func__, __LINE__, group, all_groups, *bit_chk,
1288 0, ret);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001289 }
Marek Vasut3853d652015-07-19 07:44:21 +02001290
1291 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001292}
1293
Marek Vasut96df6032015-07-19 07:35:36 +02001294/**
1295 * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
1296 * @grp: Read/Write group
1297 * @num_tries: Number of retries of the test
1298 * @all_correct: All bits must be correct in the mask
1299 * @all_groups: Test all R/W groups
1300 *
1301 * Perform a READ test across all memory ranks.
1302 */
1303static int
1304rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
1305 const u32 all_correct,
1306 const u32 all_groups)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001307{
Marek Vasut96df6032015-07-19 07:35:36 +02001308 u32 bit_chk;
1309 return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
1310 &bit_chk, all_groups, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001311}
1312
Marek Vasut60bb8a82015-07-19 06:25:27 +02001313/**
1314 * rw_mgr_incr_vfifo() - Increase VFIFO value
1315 * @grp: Read/Write group
Marek Vasut60bb8a82015-07-19 06:25:27 +02001316 *
1317 * Increase VFIFO value.
1318 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001319static void rw_mgr_incr_vfifo(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001320{
Marek Vasut1273dd92015-07-12 21:05:08 +02001321 writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001322}
1323
Marek Vasut60bb8a82015-07-19 06:25:27 +02001324/**
1325 * rw_mgr_decr_vfifo() - Decrease VFIFO value
1326 * @grp: Read/Write group
Marek Vasut60bb8a82015-07-19 06:25:27 +02001327 *
1328 * Decrease VFIFO value.
1329 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001330static void rw_mgr_decr_vfifo(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001331{
Marek Vasut60bb8a82015-07-19 06:25:27 +02001332 u32 i;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001333
Marek Vasut60bb8a82015-07-19 06:25:27 +02001334 for (i = 0; i < VFIFO_SIZE - 1; i++)
Marek Vasut8c887b62015-07-19 06:37:51 +02001335 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001336}
1337
Marek Vasutd145ca92015-07-19 06:45:43 +02001338/**
1339 * find_vfifo_failing_read() - Push VFIFO to get a failing read
1340 * @grp: Read/Write group
1341 *
1342 * Push VFIFO until a failing read happens.
1343 */
1344static int find_vfifo_failing_read(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001345{
Marek Vasut96df6032015-07-19 07:35:36 +02001346 u32 v, ret, fail_cnt = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001347
Marek Vasut8c887b62015-07-19 06:37:51 +02001348 for (v = 0; v < VFIFO_SIZE; v++) {
Marek Vasutd145ca92015-07-19 06:45:43 +02001349 debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001350 __func__, __LINE__, v);
Marek Vasutd145ca92015-07-19 06:45:43 +02001351 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001352 PASS_ONE_BIT, 0);
Marek Vasutd145ca92015-07-19 06:45:43 +02001353 if (!ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001354 fail_cnt++;
1355
1356 if (fail_cnt == 2)
Marek Vasutd145ca92015-07-19 06:45:43 +02001357 return v;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001358 }
1359
Marek Vasutd145ca92015-07-19 06:45:43 +02001360 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001361 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001362 }
1363
Marek Vasutd145ca92015-07-19 06:45:43 +02001364 /* No failing read found! Something must have gone wrong. */
1365 debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
1366 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001367}
1368
Marek Vasut192d6f92015-07-19 05:26:49 +02001369/**
Marek Vasut52e8f212015-07-19 07:27:06 +02001370 * sdr_find_phase_delay() - Find DQS enable phase or delay
1371 * @working: If 1, look for working phase/delay, if 0, look for non-working
1372 * @delay: If 1, look for delay, if 0, look for phase
1373 * @grp: Read/Write group
1374 * @work: Working window position
1375 * @work_inc: Working window increment
1376 * @pd: DQS Phase/Delay Iterator
1377 *
1378 * Find working or non-working DQS enable phase setting.
1379 */
1380static int sdr_find_phase_delay(int working, int delay, const u32 grp,
1381 u32 *work, const u32 work_inc, u32 *pd)
1382{
1383 const u32 max = delay ? IO_DQS_EN_DELAY_MAX : IO_DQS_EN_PHASE_MAX;
Marek Vasut96df6032015-07-19 07:35:36 +02001384 u32 ret;
Marek Vasut52e8f212015-07-19 07:27:06 +02001385
1386 for (; *pd <= max; (*pd)++) {
1387 if (delay)
1388 scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
1389 else
1390 scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
1391
1392 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001393 PASS_ONE_BIT, 0);
Marek Vasut52e8f212015-07-19 07:27:06 +02001394 if (!working)
1395 ret = !ret;
1396
1397 if (ret)
1398 return 0;
1399
1400 if (work)
1401 *work += work_inc;
1402 }
1403
1404 return -EINVAL;
1405}
1406/**
Marek Vasut192d6f92015-07-19 05:26:49 +02001407 * sdr_find_phase() - Find DQS enable phase
1408 * @working: If 1, look for working phase, if 0, look for non-working phase
1409 * @grp: Read/Write group
Marek Vasut192d6f92015-07-19 05:26:49 +02001410 * @work: Working window position
1411 * @i: Iterator
1412 * @p: DQS Phase Iterator
Marek Vasut192d6f92015-07-19 05:26:49 +02001413 *
1414 * Find working or non-working DQS enable phase setting.
1415 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001416static int sdr_find_phase(int working, const u32 grp, u32 *work,
Marek Vasut86a39dc2015-07-19 05:35:40 +02001417 u32 *i, u32 *p)
Marek Vasut192d6f92015-07-19 05:26:49 +02001418{
Marek Vasut192d6f92015-07-19 05:26:49 +02001419 const u32 end = VFIFO_SIZE + (working ? 0 : 1);
Marek Vasut52e8f212015-07-19 07:27:06 +02001420 int ret;
Marek Vasut192d6f92015-07-19 05:26:49 +02001421
1422 for (; *i < end; (*i)++) {
1423 if (working)
1424 *p = 0;
1425
Marek Vasut52e8f212015-07-19 07:27:06 +02001426 ret = sdr_find_phase_delay(working, 0, grp, work,
1427 IO_DELAY_PER_OPA_TAP, p);
1428 if (!ret)
1429 return 0;
Marek Vasut192d6f92015-07-19 05:26:49 +02001430
1431 if (*p > IO_DQS_EN_PHASE_MAX) {
1432 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001433 rw_mgr_incr_vfifo(grp);
Marek Vasut192d6f92015-07-19 05:26:49 +02001434 if (!working)
1435 *p = 0;
1436 }
1437 }
1438
1439 return -EINVAL;
1440}
1441
Marek Vasut4c5e5842015-07-19 06:04:00 +02001442/**
1443 * sdr_working_phase() - Find working DQS enable phase
1444 * @grp: Read/Write group
1445 * @work_bgn: Working window start position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001446 * @d: dtaps output value
1447 * @p: DQS Phase Iterator
1448 * @i: Iterator
1449 *
1450 * Find working DQS enable phase setting.
1451 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001452static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
Marek Vasut4c5e5842015-07-19 06:04:00 +02001453 u32 *p, u32 *i)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001454{
Marek Vasut35ee8672015-07-19 05:40:06 +02001455 const u32 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP /
1456 IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Marek Vasut192d6f92015-07-19 05:26:49 +02001457 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001458
Marek Vasut192d6f92015-07-19 05:26:49 +02001459 *work_bgn = 0;
1460
1461 for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1462 *i = 0;
Marek Vasut521fe392015-07-19 04:34:12 +02001463 scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
Marek Vasut8c887b62015-07-19 06:37:51 +02001464 ret = sdr_find_phase(1, grp, work_bgn, i, p);
Marek Vasut192d6f92015-07-19 05:26:49 +02001465 if (!ret)
1466 return 0;
1467 *work_bgn += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001468 }
1469
Marek Vasut38ed6922015-07-19 05:01:12 +02001470 /* Cannot find working solution */
Marek Vasut192d6f92015-07-19 05:26:49 +02001471 debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1472 __func__, __LINE__);
1473 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001474}
1475
Marek Vasut4c5e5842015-07-19 06:04:00 +02001476/**
1477 * sdr_backup_phase() - Find DQS enable backup phase
1478 * @grp: Read/Write group
1479 * @work_bgn: Working window start position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001480 * @p: DQS Phase Iterator
1481 *
1482 * Find DQS enable backup phase setting.
1483 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001484static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001485{
Marek Vasut96df6032015-07-19 07:35:36 +02001486 u32 tmp_delay, d;
Marek Vasut4c5e5842015-07-19 06:04:00 +02001487 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001488
1489 /* Special case code for backing up a phase */
1490 if (*p == 0) {
1491 *p = IO_DQS_EN_PHASE_MAX;
Marek Vasut8c887b62015-07-19 06:37:51 +02001492 rw_mgr_decr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001493 } else {
1494 (*p)--;
1495 }
1496 tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
Marek Vasut521fe392015-07-19 04:34:12 +02001497 scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001498
Marek Vasut49891df62015-07-19 05:48:30 +02001499 for (d = 0; d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; d++) {
1500 scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001501
Marek Vasut4c5e5842015-07-19 06:04:00 +02001502 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001503 PASS_ONE_BIT, 0);
Marek Vasut4c5e5842015-07-19 06:04:00 +02001504 if (ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001505 *work_bgn = tmp_delay;
1506 break;
1507 }
Marek Vasut49891df62015-07-19 05:48:30 +02001508
1509 tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001510 }
1511
Marek Vasut4c5e5842015-07-19 06:04:00 +02001512 /* Restore VFIFO to old state before we decremented it (if needed). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001513 (*p)++;
1514 if (*p > IO_DQS_EN_PHASE_MAX) {
1515 *p = 0;
Marek Vasut8c887b62015-07-19 06:37:51 +02001516 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001517 }
1518
Marek Vasut521fe392015-07-19 04:34:12 +02001519 scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001520}
1521
Marek Vasut4c5e5842015-07-19 06:04:00 +02001522/**
1523 * sdr_nonworking_phase() - Find non-working DQS enable phase
1524 * @grp: Read/Write group
1525 * @work_end: Working window end position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001526 * @p: DQS Phase Iterator
1527 * @i: Iterator
1528 *
1529 * Find non-working DQS enable phase setting.
1530 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001531static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001532{
Marek Vasut192d6f92015-07-19 05:26:49 +02001533 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001534
1535 (*p)++;
1536 *work_end += IO_DELAY_PER_OPA_TAP;
1537 if (*p > IO_DQS_EN_PHASE_MAX) {
Marek Vasut192d6f92015-07-19 05:26:49 +02001538 /* Fiddle with FIFO. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001539 *p = 0;
Marek Vasut8c887b62015-07-19 06:37:51 +02001540 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001541 }
1542
Marek Vasut8c887b62015-07-19 06:37:51 +02001543 ret = sdr_find_phase(0, grp, work_end, i, p);
Marek Vasut192d6f92015-07-19 05:26:49 +02001544 if (ret) {
1545 /* Cannot see edge of failing read. */
1546 debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1547 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001548 }
1549
Marek Vasut192d6f92015-07-19 05:26:49 +02001550 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001551}
1552
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001553/**
1554 * sdr_find_window_center() - Find center of the working DQS window.
1555 * @grp: Read/Write group
1556 * @work_bgn: First working settings
1557 * @work_end: Last working settings
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001558 *
1559 * Find center of the working DQS enable window.
1560 */
1561static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
Marek Vasut8c887b62015-07-19 06:37:51 +02001562 const u32 work_end)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001563{
Marek Vasut96df6032015-07-19 07:35:36 +02001564 u32 work_mid;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001565 int tmp_delay = 0;
Marek Vasut28fd2422015-07-19 02:56:59 +02001566 int i, p, d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001567
Marek Vasut28fd2422015-07-19 02:56:59 +02001568 work_mid = (work_bgn + work_end) / 2;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001569
1570 debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
Marek Vasut28fd2422015-07-19 02:56:59 +02001571 work_bgn, work_end, work_mid);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001572 /* Get the middle delay to be less than a VFIFO delay */
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001573 tmp_delay = (IO_DQS_EN_PHASE_MAX + 1) * IO_DELAY_PER_OPA_TAP;
Marek Vasut28fd2422015-07-19 02:56:59 +02001574
Dinh Nguyen3da42852015-06-02 22:52:49 -05001575 debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001576 work_mid %= tmp_delay;
Marek Vasut28fd2422015-07-19 02:56:59 +02001577 debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001578
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001579 tmp_delay = rounddown(work_mid, IO_DELAY_PER_OPA_TAP);
1580 if (tmp_delay > IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP)
1581 tmp_delay = IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP;
1582 p = tmp_delay / IO_DELAY_PER_OPA_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001583
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001584 debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1585
1586 d = DIV_ROUND_UP(work_mid - tmp_delay, IO_DELAY_PER_DQS_EN_DCHAIN_TAP);
1587 if (d > IO_DQS_EN_DELAY_MAX)
1588 d = IO_DQS_EN_DELAY_MAX;
1589 tmp_delay += d * IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1590
Marek Vasut28fd2422015-07-19 02:56:59 +02001591 debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
1592
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001593 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
Marek Vasut28fd2422015-07-19 02:56:59 +02001594 scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001595
1596 /*
1597 * push vfifo until we can successfully calibrate. We can do this
1598 * because the largest possible margin in 1 VFIFO cycle.
1599 */
1600 for (i = 0; i < VFIFO_SIZE; i++) {
Marek Vasut8c887b62015-07-19 06:37:51 +02001601 debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
Marek Vasut28fd2422015-07-19 02:56:59 +02001602 if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Dinh Nguyen3da42852015-06-02 22:52:49 -05001603 PASS_ONE_BIT,
Marek Vasut96df6032015-07-19 07:35:36 +02001604 0)) {
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001605 debug_cond(DLEVEL == 2,
Marek Vasut8c887b62015-07-19 06:37:51 +02001606 "%s:%d center: found: ptap=%u dtap=%u\n",
1607 __func__, __LINE__, p, d);
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001608 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001609 }
1610
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001611 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001612 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001613 }
1614
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001615 debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
1616 __func__, __LINE__);
1617 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001618}
1619
Marek Vasut33756892015-07-20 09:11:09 +02001620/**
1621 * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
1622 * @grp: Read/Write Group
1623 *
1624 * Find a good DQS enable to use.
1625 */
Marek Vasut914546e2015-07-20 09:20:42 +02001626static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001627{
Marek Vasut57355402015-07-20 09:20:20 +02001628 u32 d, p, i;
1629 u32 dtaps_per_ptap;
1630 u32 work_bgn, work_end;
1631 u32 found_passing_read, found_failing_read, initial_failing_dtap;
1632 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001633
1634 debug("%s:%d %u\n", __func__, __LINE__, grp);
1635
1636 reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
1637
1638 scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
1639 scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
1640
Marek Vasut2f3589c2015-07-19 02:42:21 +02001641 /* Step 0: Determine number of delay taps for each phase tap. */
1642 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP / IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001643
Marek Vasut2f3589c2015-07-19 02:42:21 +02001644 /* Step 1: First push vfifo until we get a failing read. */
Marek Vasutd145ca92015-07-19 06:45:43 +02001645 find_vfifo_failing_read(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001646
Marek Vasut2f3589c2015-07-19 02:42:21 +02001647 /* Step 2: Find first working phase, increment in ptaps. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001648 work_bgn = 0;
Marek Vasut914546e2015-07-20 09:20:42 +02001649 ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1650 if (ret)
1651 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001652
1653 work_end = work_bgn;
1654
1655 /*
Marek Vasut2f3589c2015-07-19 02:42:21 +02001656 * If d is 0 then the working window covers a phase tap and we can
1657 * follow the old procedure. Otherwise, we've found the beginning
Dinh Nguyen3da42852015-06-02 22:52:49 -05001658 * and we need to increment the dtaps until we find the end.
1659 */
1660 if (d == 0) {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001661 /*
1662 * Step 3a: If we have room, back off by one and
1663 * increment in dtaps.
1664 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001665 sdr_backup_phase(grp, &work_bgn, &p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001666
Marek Vasut2f3589c2015-07-19 02:42:21 +02001667 /*
1668 * Step 4a: go forward from working phase to non working
1669 * phase, increment in ptaps.
1670 */
Marek Vasut914546e2015-07-20 09:20:42 +02001671 ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1672 if (ret)
1673 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001674
Marek Vasut2f3589c2015-07-19 02:42:21 +02001675 /* Step 5a: Back off one from last, increment in dtaps. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001676
1677 /* Special case code for backing up a phase */
1678 if (p == 0) {
1679 p = IO_DQS_EN_PHASE_MAX;
Marek Vasut8c887b62015-07-19 06:37:51 +02001680 rw_mgr_decr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001681 } else {
1682 p = p - 1;
1683 }
1684
1685 work_end -= IO_DELAY_PER_OPA_TAP;
1686 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
1687
Dinh Nguyen3da42852015-06-02 22:52:49 -05001688 d = 0;
1689
Marek Vasut2f3589c2015-07-19 02:42:21 +02001690 debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
1691 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001692 }
1693
Marek Vasut2f3589c2015-07-19 02:42:21 +02001694 /* The dtap increment to find the failing edge is done here. */
Marek Vasut52e8f212015-07-19 07:27:06 +02001695 sdr_find_phase_delay(0, 1, grp, &work_end,
1696 IO_DELAY_PER_DQS_EN_DCHAIN_TAP, &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001697
1698 /* Go back to working dtap */
1699 if (d != 0)
1700 work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1701
Marek Vasut2f3589c2015-07-19 02:42:21 +02001702 debug_cond(DLEVEL == 2,
1703 "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
1704 __func__, __LINE__, p, d - 1, work_end);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001705
1706 if (work_end < work_bgn) {
1707 /* nil range */
Marek Vasut2f3589c2015-07-19 02:42:21 +02001708 debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
1709 __func__, __LINE__);
Marek Vasut914546e2015-07-20 09:20:42 +02001710 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001711 }
1712
Marek Vasut2f3589c2015-07-19 02:42:21 +02001713 debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001714 __func__, __LINE__, work_bgn, work_end);
1715
Dinh Nguyen3da42852015-06-02 22:52:49 -05001716 /*
Marek Vasut2f3589c2015-07-19 02:42:21 +02001717 * We need to calculate the number of dtaps that equal a ptap.
1718 * To do that we'll back up a ptap and re-find the edge of the
1719 * window using dtaps
Dinh Nguyen3da42852015-06-02 22:52:49 -05001720 */
Marek Vasut2f3589c2015-07-19 02:42:21 +02001721 debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
1722 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001723
1724 /* Special case code for backing up a phase */
1725 if (p == 0) {
1726 p = IO_DQS_EN_PHASE_MAX;
Marek Vasut8c887b62015-07-19 06:37:51 +02001727 rw_mgr_decr_vfifo(grp);
Marek Vasut2f3589c2015-07-19 02:42:21 +02001728 debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
1729 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001730 } else {
1731 p = p - 1;
Marek Vasut2f3589c2015-07-19 02:42:21 +02001732 debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
1733 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001734 }
1735
1736 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
1737
1738 /*
1739 * Increase dtap until we first see a passing read (in case the
Marek Vasut2f3589c2015-07-19 02:42:21 +02001740 * window is smaller than a ptap), and then a failing read to
1741 * mark the edge of the window again.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001742 */
1743
Marek Vasut2f3589c2015-07-19 02:42:21 +02001744 /* Find a passing read. */
1745 debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001746 __func__, __LINE__);
Marek Vasut52e8f212015-07-19 07:27:06 +02001747
Dinh Nguyen3da42852015-06-02 22:52:49 -05001748 initial_failing_dtap = d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001749
Marek Vasut52e8f212015-07-19 07:27:06 +02001750 found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001751 if (found_passing_read) {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001752 /* Find a failing read. */
1753 debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
1754 __func__, __LINE__);
Marek Vasut52e8f212015-07-19 07:27:06 +02001755 d++;
1756 found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
1757 &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001758 } else {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001759 debug_cond(DLEVEL == 1,
1760 "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
1761 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001762 }
1763
1764 /*
1765 * The dynamically calculated dtaps_per_ptap is only valid if we
1766 * found a passing/failing read. If we didn't, it means d hit the max
1767 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
1768 * statically calculated value.
1769 */
1770 if (found_passing_read && found_failing_read)
1771 dtaps_per_ptap = d - initial_failing_dtap;
1772
Marek Vasut1273dd92015-07-12 21:05:08 +02001773 writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
Marek Vasut2f3589c2015-07-19 02:42:21 +02001774 debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
1775 __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001776
Marek Vasut2f3589c2015-07-19 02:42:21 +02001777 /* Step 6: Find the centre of the window. */
Marek Vasut914546e2015-07-20 09:20:42 +02001778 ret = sdr_find_window_center(grp, work_bgn, work_end);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001779
Marek Vasut914546e2015-07-20 09:20:42 +02001780 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001781}
1782
Marek Vasutc4907892015-07-13 02:11:02 +02001783/**
Marek Vasut901dc362015-07-13 02:48:34 +02001784 * search_stop_check() - Check if the detected edge is valid
1785 * @write: Perform read (Stage 2) or write (Stage 3) calibration
1786 * @d: DQS delay
1787 * @rank_bgn: Rank number
1788 * @write_group: Write Group
1789 * @read_group: Read Group
1790 * @bit_chk: Resulting bit mask after the test
1791 * @sticky_bit_chk: Resulting sticky bit mask after the test
1792 * @use_read_test: Perform read test
1793 *
1794 * Test if the found edge is valid.
1795 */
1796static u32 search_stop_check(const int write, const int d, const int rank_bgn,
1797 const u32 write_group, const u32 read_group,
1798 u32 *bit_chk, u32 *sticky_bit_chk,
1799 const u32 use_read_test)
1800{
1801 const u32 ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
1802 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
1803 const u32 correct_mask = write ? param->write_correct_mask :
1804 param->read_correct_mask;
1805 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
1806 RW_MGR_MEM_DQ_PER_READ_DQS;
1807 u32 ret;
1808 /*
1809 * Stop searching when the read test doesn't pass AND when
1810 * we've seen a passing read on every bit.
1811 */
1812 if (write) { /* WRITE-ONLY */
1813 ret = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
1814 0, PASS_ONE_BIT,
1815 bit_chk, 0);
1816 } else if (use_read_test) { /* READ-ONLY */
1817 ret = !rw_mgr_mem_calibrate_read_test(rank_bgn, read_group,
1818 NUM_READ_PB_TESTS,
1819 PASS_ONE_BIT, bit_chk,
1820 0, 0);
1821 } else { /* READ-ONLY */
1822 rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 0,
1823 PASS_ONE_BIT, bit_chk, 0);
1824 *bit_chk = *bit_chk >> (per_dqs *
1825 (read_group - (write_group * ratio)));
1826 ret = (*bit_chk == 0);
1827 }
1828 *sticky_bit_chk = *sticky_bit_chk | *bit_chk;
1829 ret = ret && (*sticky_bit_chk == correct_mask);
1830 debug_cond(DLEVEL == 2,
1831 "%s:%d center(left): dtap=%u => %u == %u && %u",
1832 __func__, __LINE__, d,
1833 *sticky_bit_chk, correct_mask, ret);
1834 return ret;
1835}
1836
1837/**
Marek Vasut71120772015-07-13 02:38:15 +02001838 * search_left_edge() - Find left edge of DQ/DQS working phase
1839 * @write: Perform read (Stage 2) or write (Stage 3) calibration
1840 * @rank_bgn: Rank number
1841 * @write_group: Write Group
1842 * @read_group: Read Group
1843 * @test_bgn: Rank number to begin the test
Marek Vasut71120772015-07-13 02:38:15 +02001844 * @sticky_bit_chk: Resulting sticky bit mask after the test
1845 * @left_edge: Left edge of the DQ/DQS phase
1846 * @right_edge: Right edge of the DQ/DQS phase
1847 * @use_read_test: Perform read test
1848 *
1849 * Find left edge of DQ/DQS working phase.
1850 */
1851static void search_left_edge(const int write, const int rank_bgn,
1852 const u32 write_group, const u32 read_group, const u32 test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02001853 u32 *sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02001854 int *left_edge, int *right_edge, const u32 use_read_test)
1855{
Marek Vasut71120772015-07-13 02:38:15 +02001856 const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
1857 const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
1858 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
1859 RW_MGR_MEM_DQ_PER_READ_DQS;
Marek Vasut0c4be192015-07-18 20:34:00 +02001860 u32 stop, bit_chk;
Marek Vasut71120772015-07-13 02:38:15 +02001861 int i, d;
1862
1863 for (d = 0; d <= dqs_max; d++) {
1864 if (write)
1865 scc_mgr_apply_group_dq_out1_delay(d);
1866 else
1867 scc_mgr_apply_group_dq_in_delay(test_bgn, d);
1868
1869 writel(0, &sdr_scc_mgr->update);
1870
Marek Vasut901dc362015-07-13 02:48:34 +02001871 stop = search_stop_check(write, d, rank_bgn, write_group,
Marek Vasut0c4be192015-07-18 20:34:00 +02001872 read_group, &bit_chk, sticky_bit_chk,
Marek Vasut901dc362015-07-13 02:48:34 +02001873 use_read_test);
Marek Vasut71120772015-07-13 02:38:15 +02001874 if (stop == 1)
1875 break;
1876
1877 /* stop != 1 */
1878 for (i = 0; i < per_dqs; i++) {
Marek Vasut0c4be192015-07-18 20:34:00 +02001879 if (bit_chk & 1) {
Marek Vasut71120772015-07-13 02:38:15 +02001880 /*
1881 * Remember a passing test as
1882 * the left_edge.
1883 */
1884 left_edge[i] = d;
1885 } else {
1886 /*
1887 * If a left edge has not been seen
1888 * yet, then a future passing test
1889 * will mark this edge as the right
1890 * edge.
1891 */
1892 if (left_edge[i] == delay_max + 1)
1893 right_edge[i] = -(d + 1);
1894 }
Marek Vasut0c4be192015-07-18 20:34:00 +02001895 bit_chk >>= 1;
Marek Vasut71120772015-07-13 02:38:15 +02001896 }
1897 }
1898
1899 /* Reset DQ delay chains to 0 */
1900 if (write)
1901 scc_mgr_apply_group_dq_out1_delay(0);
1902 else
1903 scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
1904
1905 *sticky_bit_chk = 0;
1906 for (i = per_dqs - 1; i >= 0; i--) {
1907 debug_cond(DLEVEL == 2,
1908 "%s:%d vfifo_center: left_edge[%u]: %d right_edge[%u]: %d\n",
1909 __func__, __LINE__, i, left_edge[i],
1910 i, right_edge[i]);
1911
1912 /*
1913 * Check for cases where we haven't found the left edge,
1914 * which makes our assignment of the the right edge invalid.
1915 * Reset it to the illegal value.
1916 */
1917 if ((left_edge[i] == delay_max + 1) &&
1918 (right_edge[i] != delay_max + 1)) {
1919 right_edge[i] = delay_max + 1;
1920 debug_cond(DLEVEL == 2,
1921 "%s:%d vfifo_center: reset right_edge[%u]: %d\n",
1922 __func__, __LINE__, i, right_edge[i]);
1923 }
1924
1925 /*
1926 * Reset sticky bit
1927 * READ: except for bits where we have seen both
1928 * the left and right edge.
1929 * WRITE: except for bits where we have seen the
1930 * left edge.
1931 */
1932 *sticky_bit_chk <<= 1;
1933 if (write) {
1934 if (left_edge[i] != delay_max + 1)
1935 *sticky_bit_chk |= 1;
1936 } else {
1937 if ((left_edge[i] != delay_max + 1) &&
1938 (right_edge[i] != delay_max + 1))
1939 *sticky_bit_chk |= 1;
1940 }
1941 }
1942
1943
1944}
1945
1946/**
Marek Vasutc4907892015-07-13 02:11:02 +02001947 * search_right_edge() - Find right edge of DQ/DQS working phase
1948 * @write: Perform read (Stage 2) or write (Stage 3) calibration
1949 * @rank_bgn: Rank number
1950 * @write_group: Write Group
1951 * @read_group: Read Group
1952 * @start_dqs: DQS start phase
1953 * @start_dqs_en: DQS enable start phase
Marek Vasutc4907892015-07-13 02:11:02 +02001954 * @sticky_bit_chk: Resulting sticky bit mask after the test
1955 * @left_edge: Left edge of the DQ/DQS phase
1956 * @right_edge: Right edge of the DQ/DQS phase
1957 * @use_read_test: Perform read test
1958 *
1959 * Find right edge of DQ/DQS working phase.
1960 */
1961static int search_right_edge(const int write, const int rank_bgn,
1962 const u32 write_group, const u32 read_group,
1963 const int start_dqs, const int start_dqs_en,
Marek Vasut0c4be192015-07-18 20:34:00 +02001964 u32 *sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02001965 int *left_edge, int *right_edge, const u32 use_read_test)
1966{
Marek Vasutc4907892015-07-13 02:11:02 +02001967 const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
1968 const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
1969 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
1970 RW_MGR_MEM_DQ_PER_READ_DQS;
Marek Vasut0c4be192015-07-18 20:34:00 +02001971 u32 stop, bit_chk;
Marek Vasutc4907892015-07-13 02:11:02 +02001972 int i, d;
1973
1974 for (d = 0; d <= dqs_max - start_dqs; d++) {
1975 if (write) { /* WRITE-ONLY */
1976 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
1977 d + start_dqs);
1978 } else { /* READ-ONLY */
1979 scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
1980 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
1981 uint32_t delay = d + start_dqs_en;
1982 if (delay > IO_DQS_EN_DELAY_MAX)
1983 delay = IO_DQS_EN_DELAY_MAX;
1984 scc_mgr_set_dqs_en_delay(read_group, delay);
1985 }
1986 scc_mgr_load_dqs(read_group);
1987 }
1988
1989 writel(0, &sdr_scc_mgr->update);
1990
Marek Vasut901dc362015-07-13 02:48:34 +02001991 stop = search_stop_check(write, d, rank_bgn, write_group,
Marek Vasut0c4be192015-07-18 20:34:00 +02001992 read_group, &bit_chk, sticky_bit_chk,
Marek Vasut901dc362015-07-13 02:48:34 +02001993 use_read_test);
Marek Vasutc4907892015-07-13 02:11:02 +02001994 if (stop == 1) {
1995 if (write && (d == 0)) { /* WRITE-ONLY */
1996 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
1997 /*
1998 * d = 0 failed, but it passed when
1999 * testing the left edge, so it must be
2000 * marginal, set it to -1
2001 */
2002 if (right_edge[i] == delay_max + 1 &&
2003 left_edge[i] != delay_max + 1)
2004 right_edge[i] = -1;
2005 }
2006 }
2007 break;
2008 }
2009
2010 /* stop != 1 */
2011 for (i = 0; i < per_dqs; i++) {
Marek Vasut0c4be192015-07-18 20:34:00 +02002012 if (bit_chk & 1) {
Marek Vasutc4907892015-07-13 02:11:02 +02002013 /*
2014 * Remember a passing test as
2015 * the right_edge.
2016 */
2017 right_edge[i] = d;
2018 } else {
2019 if (d != 0) {
2020 /*
2021 * If a right edge has not
2022 * been seen yet, then a future
2023 * passing test will mark this
2024 * edge as the left edge.
2025 */
2026 if (right_edge[i] == delay_max + 1)
2027 left_edge[i] = -(d + 1);
2028 } else {
2029 /*
2030 * d = 0 failed, but it passed
2031 * when testing the left edge,
2032 * so it must be marginal, set
2033 * it to -1
2034 */
2035 if (right_edge[i] == delay_max + 1 &&
2036 left_edge[i] != delay_max + 1)
2037 right_edge[i] = -1;
2038 /*
2039 * If a right edge has not been
2040 * seen yet, then a future
2041 * passing test will mark this
2042 * edge as the left edge.
2043 */
2044 else if (right_edge[i] == delay_max + 1)
2045 left_edge[i] = -(d + 1);
2046 }
2047 }
2048
2049 debug_cond(DLEVEL == 2, "%s:%d center[r,d=%u]: ",
2050 __func__, __LINE__, d);
2051 debug_cond(DLEVEL == 2,
2052 "bit_chk_test=%i left_edge[%u]: %d ",
Marek Vasut0c4be192015-07-18 20:34:00 +02002053 bit_chk & 1, i, left_edge[i]);
Marek Vasutc4907892015-07-13 02:11:02 +02002054 debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
2055 right_edge[i]);
Marek Vasut0c4be192015-07-18 20:34:00 +02002056 bit_chk >>= 1;
Marek Vasutc4907892015-07-13 02:11:02 +02002057 }
2058 }
2059
2060 /* Check that all bits have a window */
2061 for (i = 0; i < per_dqs; i++) {
2062 debug_cond(DLEVEL == 2,
2063 "%s:%d write_center: left_edge[%u]: %d right_edge[%u]: %d",
2064 __func__, __LINE__, i, left_edge[i],
2065 i, right_edge[i]);
2066 if ((left_edge[i] == dqs_max + 1) ||
2067 (right_edge[i] == dqs_max + 1))
2068 return i + 1; /* FIXME: If we fail, retval > 0 */
2069 }
2070
2071 return 0;
2072}
2073
Marek Vasutafb3eb82015-07-18 19:18:06 +02002074/**
2075 * get_window_mid_index() - Find the best middle setting of DQ/DQS phase
2076 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2077 * @left_edge: Left edge of the DQ/DQS phase
2078 * @right_edge: Right edge of the DQ/DQS phase
2079 * @mid_min: Best DQ/DQS phase middle setting
2080 *
2081 * Find index and value of the middle of the DQ/DQS working phase.
2082 */
2083static int get_window_mid_index(const int write, int *left_edge,
2084 int *right_edge, int *mid_min)
2085{
2086 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2087 RW_MGR_MEM_DQ_PER_READ_DQS;
2088 int i, mid, min_index;
2089
2090 /* Find middle of window for each DQ bit */
2091 *mid_min = left_edge[0] - right_edge[0];
2092 min_index = 0;
2093 for (i = 1; i < per_dqs; i++) {
2094 mid = left_edge[i] - right_edge[i];
2095 if (mid < *mid_min) {
2096 *mid_min = mid;
2097 min_index = i;
2098 }
2099 }
2100
2101 /*
2102 * -mid_min/2 represents the amount that we need to move DQS.
2103 * If mid_min is odd and positive we'll need to add one to make
2104 * sure the rounding in further calculations is correct (always
2105 * bias to the right), so just add 1 for all positive values.
2106 */
2107 if (*mid_min > 0)
2108 (*mid_min)++;
2109 *mid_min = *mid_min / 2;
2110
2111 debug_cond(DLEVEL == 1, "%s:%d vfifo_center: *mid_min=%d (index=%u)\n",
2112 __func__, __LINE__, *mid_min, min_index);
2113 return min_index;
2114}
2115
Marek Vasutffb8b662015-07-18 19:46:26 +02002116/**
2117 * center_dq_windows() - Center the DQ/DQS windows
2118 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2119 * @left_edge: Left edge of the DQ/DQS phase
2120 * @right_edge: Right edge of the DQ/DQS phase
2121 * @mid_min: Adjusted DQ/DQS phase middle setting
2122 * @orig_mid_min: Original DQ/DQS phase middle setting
2123 * @min_index: DQ/DQS phase middle setting index
2124 * @test_bgn: Rank number to begin the test
2125 * @dq_margin: Amount of shift for the DQ
2126 * @dqs_margin: Amount of shift for the DQS
2127 *
2128 * Align the DQ/DQS windows in each group.
2129 */
2130static void center_dq_windows(const int write, int *left_edge, int *right_edge,
2131 const int mid_min, const int orig_mid_min,
2132 const int min_index, const int test_bgn,
2133 int *dq_margin, int *dqs_margin)
2134{
2135 const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2136 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2137 RW_MGR_MEM_DQ_PER_READ_DQS;
2138 const u32 delay_off = write ? SCC_MGR_IO_OUT1_DELAY_OFFSET :
2139 SCC_MGR_IO_IN_DELAY_OFFSET;
2140 const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | delay_off;
2141
2142 u32 temp_dq_io_delay1, temp_dq_io_delay2;
2143 int shift_dq, i, p;
2144
2145 /* Initialize data for export structures */
2146 *dqs_margin = delay_max + 1;
2147 *dq_margin = delay_max + 1;
2148
2149 /* add delay to bring centre of all DQ windows to the same "level" */
2150 for (i = 0, p = test_bgn; i < per_dqs; i++, p++) {
2151 /* Use values before divide by 2 to reduce round off error */
2152 shift_dq = (left_edge[i] - right_edge[i] -
2153 (left_edge[min_index] - right_edge[min_index]))/2 +
2154 (orig_mid_min - mid_min);
2155
2156 debug_cond(DLEVEL == 2,
2157 "vfifo_center: before: shift_dq[%u]=%d\n",
2158 i, shift_dq);
2159
2160 temp_dq_io_delay1 = readl(addr + (p << 2));
2161 temp_dq_io_delay2 = readl(addr + (i << 2));
2162
2163 if (shift_dq + temp_dq_io_delay1 > delay_max)
2164 shift_dq = delay_max - temp_dq_io_delay2;
2165 else if (shift_dq + temp_dq_io_delay1 < 0)
2166 shift_dq = -temp_dq_io_delay1;
2167
2168 debug_cond(DLEVEL == 2,
2169 "vfifo_center: after: shift_dq[%u]=%d\n",
2170 i, shift_dq);
2171
2172 if (write)
2173 scc_mgr_set_dq_out1_delay(i, temp_dq_io_delay1 + shift_dq);
2174 else
2175 scc_mgr_set_dq_in_delay(p, temp_dq_io_delay1 + shift_dq);
2176
2177 scc_mgr_load_dq(p);
2178
2179 debug_cond(DLEVEL == 2,
2180 "vfifo_center: margin[%u]=[%d,%d]\n", i,
2181 left_edge[i] - shift_dq + (-mid_min),
2182 right_edge[i] + shift_dq - (-mid_min));
2183
2184 /* To determine values for export structures */
2185 if (left_edge[i] - shift_dq + (-mid_min) < *dq_margin)
2186 *dq_margin = left_edge[i] - shift_dq + (-mid_min);
2187
2188 if (right_edge[i] + shift_dq - (-mid_min) < *dqs_margin)
2189 *dqs_margin = right_edge[i] + shift_dq - (-mid_min);
2190 }
2191
2192}
2193
Dinh Nguyen3da42852015-06-02 22:52:49 -05002194/* per-bit deskew DQ and center */
2195static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn,
2196 uint32_t write_group, uint32_t read_group, uint32_t test_bgn,
2197 uint32_t use_read_test, uint32_t update_fom)
2198{
Marek Vasut5d6db442015-07-18 19:57:12 +02002199 const u32 addr =
2200 SDR_PHYGRP_SCCGRP_ADDRESS + SCC_MGR_DQS_IN_DELAY_OFFSET +
2201 (read_group << 2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002202 /*
2203 * Store these as signed since there are comparisons with
2204 * signed numbers.
2205 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002206 uint32_t sticky_bit_chk;
2207 int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
2208 int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
Dinh Nguyen3da42852015-06-02 22:52:49 -05002209 int32_t orig_mid_min, mid_min;
Marek Vasut5d6db442015-07-18 19:57:12 +02002210 int32_t new_dqs, start_dqs, start_dqs_en, final_dqs_en;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002211 int32_t dq_margin, dqs_margin;
Marek Vasut5d6db442015-07-18 19:57:12 +02002212 int i, min_index;
Marek Vasutc4907892015-07-13 02:11:02 +02002213 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002214
2215 debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn);
2216
Marek Vasut5d6db442015-07-18 19:57:12 +02002217 start_dqs = readl(addr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002218 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
Marek Vasut5d6db442015-07-18 19:57:12 +02002219 start_dqs_en = readl(addr - IO_DQS_EN_DELAY_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002220
2221 /* set the left and right edge of each bit to an illegal value */
2222 /* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
2223 sticky_bit_chk = 0;
2224 for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
2225 left_edge[i] = IO_IO_IN_DELAY_MAX + 1;
2226 right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
2227 }
2228
Dinh Nguyen3da42852015-06-02 22:52:49 -05002229 /* Search for the left edge of the window for each bit */
Marek Vasut71120772015-07-13 02:38:15 +02002230 search_left_edge(0, rank_bgn, write_group, read_group, test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002231 &sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002232 left_edge, right_edge, use_read_test);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002233
Marek Vasutf0712c32015-07-18 08:01:45 +02002234
Dinh Nguyen3da42852015-06-02 22:52:49 -05002235 /* Search for the right edge of the window for each bit */
Marek Vasutc4907892015-07-13 02:11:02 +02002236 ret = search_right_edge(0, rank_bgn, write_group, read_group,
2237 start_dqs, start_dqs_en,
Marek Vasut0c4be192015-07-18 20:34:00 +02002238 &sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002239 left_edge, right_edge, use_read_test);
2240 if (ret) {
2241 /*
2242 * Restore delay chain settings before letting the loop
2243 * in rw_mgr_mem_calibrate_vfifo to retry different
2244 * dqs/ck relationships.
2245 */
2246 scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs);
2247 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
2248 scc_mgr_set_dqs_en_delay(read_group, start_dqs_en);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002249
Marek Vasutc4907892015-07-13 02:11:02 +02002250 scc_mgr_load_dqs(read_group);
Marek Vasut1273dd92015-07-12 21:05:08 +02002251 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002252
Marek Vasutc4907892015-07-13 02:11:02 +02002253 debug_cond(DLEVEL == 1,
2254 "%s:%d vfifo_center: failed to find edge [%u]: %d %d",
2255 __func__, __LINE__, i, left_edge[i], right_edge[i]);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002256 if (use_read_test) {
Marek Vasutc4907892015-07-13 02:11:02 +02002257 set_failing_group_stage(read_group *
2258 RW_MGR_MEM_DQ_PER_READ_DQS + i,
2259 CAL_STAGE_VFIFO,
2260 CAL_SUBSTAGE_VFIFO_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002261 } else {
Marek Vasutc4907892015-07-13 02:11:02 +02002262 set_failing_group_stage(read_group *
2263 RW_MGR_MEM_DQ_PER_READ_DQS + i,
2264 CAL_STAGE_VFIFO_AFTER_WRITES,
2265 CAL_SUBSTAGE_VFIFO_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002266 }
Marek Vasutc4907892015-07-13 02:11:02 +02002267 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002268 }
2269
Marek Vasutafb3eb82015-07-18 19:18:06 +02002270 min_index = get_window_mid_index(0, left_edge, right_edge, &mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002271
2272 /* Determine the amount we can change DQS (which is -mid_min) */
2273 orig_mid_min = mid_min;
2274 new_dqs = start_dqs - mid_min;
2275 if (new_dqs > IO_DQS_IN_DELAY_MAX)
2276 new_dqs = IO_DQS_IN_DELAY_MAX;
2277 else if (new_dqs < 0)
2278 new_dqs = 0;
2279
2280 mid_min = start_dqs - new_dqs;
2281 debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
2282 mid_min, new_dqs);
2283
2284 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
2285 if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
2286 mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
2287 else if (start_dqs_en - mid_min < 0)
2288 mid_min += start_dqs_en - mid_min;
2289 }
2290 new_dqs = start_dqs - mid_min;
2291
Marek Vasutf0712c32015-07-18 08:01:45 +02002292 debug_cond(DLEVEL == 1,
2293 "vfifo_center: start_dqs=%d start_dqs_en=%d new_dqs=%d mid_min=%d\n",
2294 start_dqs,
Dinh Nguyen3da42852015-06-02 22:52:49 -05002295 IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
2296 new_dqs, mid_min);
2297
Marek Vasutffb8b662015-07-18 19:46:26 +02002298 /* Add delay to bring centre of all DQ windows to the same "level". */
2299 center_dq_windows(0, left_edge, right_edge, mid_min, orig_mid_min,
2300 min_index, test_bgn, &dq_margin, &dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002301
Dinh Nguyen3da42852015-06-02 22:52:49 -05002302 /* Move DQS-en */
2303 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
Marek Vasut5d6db442015-07-18 19:57:12 +02002304 final_dqs_en = start_dqs_en - mid_min;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002305 scc_mgr_set_dqs_en_delay(read_group, final_dqs_en);
2306 scc_mgr_load_dqs(read_group);
2307 }
2308
2309 /* Move DQS */
Marek Vasut5d6db442015-07-18 19:57:12 +02002310 scc_mgr_set_dqs_bus_in_delay(read_group, new_dqs);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002311 scc_mgr_load_dqs(read_group);
Marek Vasutf0712c32015-07-18 08:01:45 +02002312 debug_cond(DLEVEL == 2,
2313 "%s:%d vfifo_center: dq_margin=%d dqs_margin=%d",
2314 __func__, __LINE__, dq_margin, dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002315
2316 /*
2317 * Do not remove this line as it makes sure all of our decisions
2318 * have been applied. Apply the update bit.
2319 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002320 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002321
2322 return (dq_margin >= 0) && (dqs_margin >= 0);
2323}
2324
Marek Vasutbce24ef2015-07-17 03:16:45 +02002325/**
Marek Vasut04372fb2015-07-18 02:46:56 +02002326 * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
2327 * @rw_group: Read/Write Group
2328 * @phase: DQ/DQS phase
2329 *
2330 * Because initially no communication ca be reliably performed with the memory
2331 * device, the sequencer uses a guaranteed write mechanism to write data into
2332 * the memory device.
2333 */
2334static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
2335 const u32 phase)
2336{
Marek Vasut04372fb2015-07-18 02:46:56 +02002337 int ret;
2338
2339 /* Set a particular DQ/DQS phase. */
2340 scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
2341
2342 debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
2343 __func__, __LINE__, rw_group, phase);
2344
2345 /*
2346 * Altera EMI_RM 2015.05.04 :: Figure 1-25
2347 * Load up the patterns used by read calibration using the
2348 * current DQDQS phase.
2349 */
2350 rw_mgr_mem_calibrate_read_load_patterns(0, 1);
2351
2352 if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
2353 return 0;
2354
2355 /*
2356 * Altera EMI_RM 2015.05.04 :: Figure 1-26
2357 * Back-to-Back reads of the patterns used for calibration.
2358 */
Marek Vasutd844c7d2015-07-18 03:55:07 +02002359 ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2360 if (ret)
Marek Vasut04372fb2015-07-18 02:46:56 +02002361 debug_cond(DLEVEL == 1,
2362 "%s:%d Guaranteed read test failed: g=%u p=%u\n",
2363 __func__, __LINE__, rw_group, phase);
Marek Vasutd844c7d2015-07-18 03:55:07 +02002364 return ret;
Marek Vasut04372fb2015-07-18 02:46:56 +02002365}
2366
2367/**
Marek Vasutf09da112015-07-18 02:57:32 +02002368 * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2369 * @rw_group: Read/Write Group
2370 * @test_bgn: Rank at which the test begins
2371 *
2372 * DQS enable calibration ensures reliable capture of the DQ signal without
2373 * glitches on the DQS line.
2374 */
2375static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2376 const u32 test_bgn)
2377{
Marek Vasutf09da112015-07-18 02:57:32 +02002378 /*
2379 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2380 * DQS and DQS Eanble Signal Relationships.
2381 */
Marek Vasut28ea8272015-07-18 04:28:42 +02002382
2383 /* We start at zero, so have one less dq to devide among */
2384 const u32 delay_step = IO_IO_IN_DELAY_MAX /
2385 (RW_MGR_MEM_DQ_PER_READ_DQS - 1);
Marek Vasut914546e2015-07-20 09:20:42 +02002386 int ret;
Marek Vasut28ea8272015-07-18 04:28:42 +02002387 u32 i, p, d, r;
2388
2389 debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
2390
2391 /* Try different dq_in_delays since the DQ path is shorter than DQS. */
2392 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
2393 r += NUM_RANKS_PER_SHADOW_REG) {
2394 for (i = 0, p = test_bgn, d = 0;
2395 i < RW_MGR_MEM_DQ_PER_READ_DQS;
2396 i++, p++, d += delay_step) {
2397 debug_cond(DLEVEL == 1,
2398 "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
2399 __func__, __LINE__, rw_group, r, i, p, d);
2400
2401 scc_mgr_set_dq_in_delay(p, d);
2402 scc_mgr_load_dq(p);
2403 }
2404
2405 writel(0, &sdr_scc_mgr->update);
2406 }
2407
2408 /*
2409 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
2410 * dq_in_delay values
2411 */
Marek Vasut914546e2015-07-20 09:20:42 +02002412 ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
Marek Vasut28ea8272015-07-18 04:28:42 +02002413
2414 debug_cond(DLEVEL == 1,
2415 "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
Marek Vasut914546e2015-07-20 09:20:42 +02002416 __func__, __LINE__, rw_group, !ret);
Marek Vasut28ea8272015-07-18 04:28:42 +02002417
2418 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
2419 r += NUM_RANKS_PER_SHADOW_REG) {
2420 scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
2421 writel(0, &sdr_scc_mgr->update);
2422 }
2423
Marek Vasut914546e2015-07-20 09:20:42 +02002424 return ret;
Marek Vasutf09da112015-07-18 02:57:32 +02002425}
2426
2427/**
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002428 * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
2429 * @rw_group: Read/Write Group
2430 * @test_bgn: Rank at which the test begins
2431 * @use_read_test: Perform a read test
2432 * @update_fom: Update FOM
2433 *
2434 * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
2435 * within a group.
2436 */
2437static int
2438rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
2439 const int use_read_test,
2440 const int update_fom)
2441
2442{
2443 int ret, grp_calibrated;
2444 u32 rank_bgn, sr;
2445
2446 /*
2447 * Altera EMI_RM 2015.05.04 :: Figure 1-28
2448 * Read per-bit deskew can be done on a per shadow register basis.
2449 */
2450 grp_calibrated = 1;
2451 for (rank_bgn = 0, sr = 0;
2452 rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
2453 rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
2454 /* Check if this set of ranks should be skipped entirely. */
2455 if (param->skip_shadow_regs[sr])
2456 continue;
2457
2458 ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
2459 rw_group, test_bgn,
2460 use_read_test,
2461 update_fom);
2462 if (ret)
2463 continue;
2464
2465 grp_calibrated = 0;
2466 }
2467
2468 if (!grp_calibrated)
2469 return -EIO;
2470
2471 return 0;
2472}
2473
2474/**
Marek Vasutbce24ef2015-07-17 03:16:45 +02002475 * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2476 * @rw_group: Read/Write Group
2477 * @test_bgn: Rank at which the test begins
Dinh Nguyen3da42852015-06-02 22:52:49 -05002478 *
Marek Vasutbce24ef2015-07-17 03:16:45 +02002479 * Stage 1: Calibrate the read valid prediction FIFO.
2480 *
2481 * This function implements UniPHY calibration Stage 1, as explained in
2482 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2483 *
2484 * - read valid prediction will consist of finding:
2485 * - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2486 * - DQS input phase and DQS input delay (DQ/DQS Centering)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002487 * - we also do a per-bit deskew on the DQ lines.
2488 */
Marek Vasutc336ca32015-07-17 04:24:18 +02002489static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002490{
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002491 uint32_t p, d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002492 uint32_t dtaps_per_ptap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002493 uint32_t failed_substage;
2494
Marek Vasut04372fb2015-07-18 02:46:56 +02002495 int ret;
2496
Marek Vasutc336ca32015-07-17 04:24:18 +02002497 debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002498
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002499 /* Update info for sims */
2500 reg_file_set_group(rw_group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002501 reg_file_set_stage(CAL_STAGE_VFIFO);
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002502 reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002503
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002504 failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
2505
2506 /* USER Determine number of delay taps for each phase tap. */
Marek Vasutd32badb2015-07-17 03:11:06 +02002507 dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP,
2508 IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002509
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002510 for (d = 0; d <= dtaps_per_ptap; d += 2) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002511 /*
2512 * In RLDRAMX we may be messing the delay of pins in
Marek Vasutc336ca32015-07-17 04:24:18 +02002513 * the same write rw_group but outside of the current read
2514 * the rw_group, but that's ok because we haven't calibrated
Marek Vasutac70d2f2015-07-17 03:44:26 +02002515 * output side yet.
Dinh Nguyen3da42852015-06-02 22:52:49 -05002516 */
2517 if (d > 0) {
Marek Vasutf51a7d32015-07-19 02:18:21 +02002518 scc_mgr_apply_group_all_out_delay_add_all_ranks(
Marek Vasutc336ca32015-07-17 04:24:18 +02002519 rw_group, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002520 }
2521
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002522 for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) {
Marek Vasut04372fb2015-07-18 02:46:56 +02002523 /* 1) Guaranteed Write */
2524 ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
2525 if (ret)
2526 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002527
Marek Vasutf09da112015-07-18 02:57:32 +02002528 /* 2) DQS Enable Calibration */
2529 ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2530 test_bgn);
2531 if (ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002532 failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002533 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002534 }
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002535
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002536 /* 3) Centering DQ/DQS */
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002537 /*
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002538 * If doing read after write calibration, do not update
2539 * FOM now. Do it then.
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002540 */
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002541 ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
2542 test_bgn, 1, 0);
2543 if (ret) {
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002544 failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002545 continue;
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002546 }
2547
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002548 /* All done. */
2549 goto cal_done_ok;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002550 }
2551 }
2552
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002553 /* Calibration Stage 1 failed. */
Marek Vasutc336ca32015-07-17 04:24:18 +02002554 set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002555 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002556
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002557 /* Calibration Stage 1 completed OK. */
2558cal_done_ok:
Dinh Nguyen3da42852015-06-02 22:52:49 -05002559 /*
2560 * Reset the delay chains back to zero if they have moved > 1
2561 * (check for > 1 because loop will increase d even when pass in
2562 * first case).
2563 */
2564 if (d > 2)
Marek Vasutc336ca32015-07-17 04:24:18 +02002565 scc_mgr_zero_group(rw_group, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002566
2567 return 1;
2568}
2569
2570/* VFIFO Calibration -- Read Deskew Calibration after write deskew */
2571static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group,
2572 uint32_t test_bgn)
2573{
2574 uint32_t rank_bgn, sr;
2575 uint32_t grp_calibrated;
2576 uint32_t write_group;
2577
2578 debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn);
2579
2580 /* update info for sims */
2581
2582 reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
2583 reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
2584
2585 write_group = read_group;
2586
2587 /* update info for sims */
2588 reg_file_set_group(read_group);
2589
2590 grp_calibrated = 1;
2591 /* Read per-bit deskew can be done on a per shadow register basis */
2592 for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
2593 rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) {
2594 /* Determine if this set of ranks should be skipped entirely */
2595 if (!param->skip_shadow_regs[sr]) {
2596 /* This is the last calibration round, update FOM here */
2597 if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn,
2598 write_group,
2599 read_group,
2600 test_bgn, 0,
2601 1)) {
2602 grp_calibrated = 0;
2603 }
2604 }
2605 }
2606
2607
2608 if (grp_calibrated == 0) {
2609 set_failing_group_stage(write_group,
2610 CAL_STAGE_VFIFO_AFTER_WRITES,
2611 CAL_SUBSTAGE_VFIFO_CENTER);
2612 return 0;
2613 }
2614
2615 return 1;
2616}
2617
2618/* Calibrate LFIFO to find smallest read latency */
2619static uint32_t rw_mgr_mem_calibrate_lfifo(void)
2620{
2621 uint32_t found_one;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002622
2623 debug("%s:%d\n", __func__, __LINE__);
2624
2625 /* update info for sims */
2626 reg_file_set_stage(CAL_STAGE_LFIFO);
2627 reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
2628
2629 /* Load up the patterns used by read calibration for all ranks */
2630 rw_mgr_mem_calibrate_read_load_patterns(0, 1);
2631 found_one = 0;
2632
Dinh Nguyen3da42852015-06-02 22:52:49 -05002633 do {
Marek Vasut1273dd92015-07-12 21:05:08 +02002634 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002635 debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
2636 __func__, __LINE__, gbl->curr_read_lat);
2637
2638 if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
2639 NUM_READ_TESTS,
2640 PASS_ALL_BITS,
Marek Vasut96df6032015-07-19 07:35:36 +02002641 1)) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002642 break;
2643 }
2644
2645 found_one = 1;
2646 /* reduce read latency and see if things are working */
2647 /* correctly */
2648 gbl->curr_read_lat--;
2649 } while (gbl->curr_read_lat > 0);
2650
2651 /* reset the fifos to get pointers to known state */
2652
Marek Vasut1273dd92015-07-12 21:05:08 +02002653 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002654
2655 if (found_one) {
2656 /* add a fudge factor to the read latency that was determined */
2657 gbl->curr_read_lat += 2;
Marek Vasut1273dd92015-07-12 21:05:08 +02002658 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002659 debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
2660 read_lat=%u\n", __func__, __LINE__,
2661 gbl->curr_read_lat);
2662 return 1;
2663 } else {
2664 set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
2665 CAL_SUBSTAGE_READ_LATENCY);
2666
2667 debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
2668 read_lat=%u\n", __func__, __LINE__,
2669 gbl->curr_read_lat);
2670 return 0;
2671 }
2672}
2673
2674/*
2675 * issue write test command.
2676 * two variants are provided. one that just tests a write pattern and
2677 * another that tests datamask functionality.
2678 */
2679static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group,
2680 uint32_t test_dm)
2681{
2682 uint32_t mcc_instruction;
2683 uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) &&
2684 ENABLE_SUPER_QUICK_CALIBRATION);
2685 uint32_t rw_wl_nop_cycles;
2686 uint32_t addr;
2687
2688 /*
2689 * Set counter and jump addresses for the right
2690 * number of NOP cycles.
2691 * The number of supported NOP cycles can range from -1 to infinity
2692 * Three different cases are handled:
2693 *
2694 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
2695 * mechanism will be used to insert the right number of NOPs
2696 *
2697 * 2. For a number of NOP cycles equals to 0, the micro-instruction
2698 * issuing the write command will jump straight to the
2699 * micro-instruction that turns on DQS (for DDRx), or outputs write
2700 * data (for RLD), skipping
2701 * the NOP micro-instruction all together
2702 *
2703 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
2704 * turned on in the same micro-instruction that issues the write
2705 * command. Then we need
2706 * to directly jump to the micro-instruction that sends out the data
2707 *
2708 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
2709 * (2 and 3). One jump-counter (0) is used to perform multiple
2710 * write-read operations.
2711 * one counter left to issue this command in "multiple-group" mode
2712 */
2713
2714 rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
2715
2716 if (rw_wl_nop_cycles == -1) {
2717 /*
2718 * CNTR 2 - We want to execute the special write operation that
2719 * turns on DQS right away and then skip directly to the
2720 * instruction that sends out the data. We set the counter to a
2721 * large number so that the jump is always taken.
2722 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002723 writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002724
2725 /* CNTR 3 - Not used */
2726 if (test_dm) {
2727 mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002728 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
Marek Vasut1273dd92015-07-12 21:05:08 +02002729 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002730 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
Marek Vasut1273dd92015-07-12 21:05:08 +02002731 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002732 } else {
2733 mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
Marek Vasut1273dd92015-07-12 21:05:08 +02002734 writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
2735 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
2736 writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
2737 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002738 }
2739 } else if (rw_wl_nop_cycles == 0) {
2740 /*
2741 * CNTR 2 - We want to skip the NOP operation and go straight
2742 * to the DQS enable instruction. We set the counter to a large
2743 * number so that the jump is always taken.
2744 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002745 writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002746
2747 /* CNTR 3 - Not used */
2748 if (test_dm) {
2749 mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002750 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
Marek Vasut1273dd92015-07-12 21:05:08 +02002751 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002752 } else {
2753 mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
Marek Vasut1273dd92015-07-12 21:05:08 +02002754 writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
2755 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002756 }
2757 } else {
2758 /*
2759 * CNTR 2 - In this case we want to execute the next instruction
2760 * and NOT take the jump. So we set the counter to 0. The jump
2761 * address doesn't count.
2762 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002763 writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
2764 writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002765
2766 /*
2767 * CNTR 3 - Set the nop counter to the number of cycles we
2768 * need to loop for, minus 1.
2769 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002770 writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002771 if (test_dm) {
2772 mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
Marek Vasut1273dd92015-07-12 21:05:08 +02002773 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
2774 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002775 } else {
2776 mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
Marek Vasut1273dd92015-07-12 21:05:08 +02002777 writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
2778 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002779 }
2780 }
2781
Marek Vasut1273dd92015-07-12 21:05:08 +02002782 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2783 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002784
Dinh Nguyen3da42852015-06-02 22:52:49 -05002785 if (quick_write_mode)
Marek Vasut1273dd92015-07-12 21:05:08 +02002786 writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002787 else
Marek Vasut1273dd92015-07-12 21:05:08 +02002788 writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002789
Marek Vasut1273dd92015-07-12 21:05:08 +02002790 writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002791
2792 /*
2793 * CNTR 1 - This is used to ensure enough time elapses
2794 * for read data to come back.
2795 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002796 writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002797
Dinh Nguyen3da42852015-06-02 22:52:49 -05002798 if (test_dm) {
Marek Vasut1273dd92015-07-12 21:05:08 +02002799 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
2800 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002801 } else {
Marek Vasut1273dd92015-07-12 21:05:08 +02002802 writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
2803 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002804 }
2805
Marek Vasutc4815f72015-07-12 19:03:33 +02002806 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
Marek Vasut17fdc912015-07-12 20:05:54 +02002807 writel(mcc_instruction, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05002808}
2809
2810/* Test writes, can check for a single bit pass or multiple bit pass */
2811static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
2812 uint32_t write_group, uint32_t use_dm, uint32_t all_correct,
2813 uint32_t *bit_chk, uint32_t all_ranks)
2814{
Dinh Nguyen3da42852015-06-02 22:52:49 -05002815 uint32_t r;
2816 uint32_t correct_mask_vg;
2817 uint32_t tmp_bit_chk;
2818 uint32_t vg;
2819 uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
2820 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
2821 uint32_t addr_rw_mgr;
2822 uint32_t base_rw_mgr;
2823
2824 *bit_chk = param->write_correct_mask;
2825 correct_mask_vg = param->write_correct_mask_vg;
2826
2827 for (r = rank_bgn; r < rank_end; r++) {
2828 if (param->skip_ranks[r]) {
2829 /* request to skip the rank */
2830 continue;
2831 }
2832
2833 /* set rank */
2834 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
2835
2836 tmp_bit_chk = 0;
Marek Vasuta4bfa462015-07-12 17:52:36 +02002837 addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002838 for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) {
2839 /* reset the fifos to get pointers to known state */
Marek Vasut1273dd92015-07-12 21:05:08 +02002840 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002841
2842 tmp_bit_chk = tmp_bit_chk <<
2843 (RW_MGR_MEM_DQ_PER_WRITE_DQS /
2844 RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
2845 rw_mgr_mem_calibrate_write_test_issue(write_group *
2846 RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg,
2847 use_dm);
2848
Marek Vasut17fdc912015-07-12 20:05:54 +02002849 base_rw_mgr = readl(addr_rw_mgr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002850 tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
2851 if (vg == 0)
2852 break;
2853 }
2854 *bit_chk &= tmp_bit_chk;
2855 }
2856
2857 if (all_correct) {
2858 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
2859 debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \
2860 %u => %lu", write_group, use_dm,
2861 *bit_chk, param->write_correct_mask,
2862 (long unsigned int)(*bit_chk ==
2863 param->write_correct_mask));
2864 return *bit_chk == param->write_correct_mask;
2865 } else {
2866 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
2867 debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ",
2868 write_group, use_dm, *bit_chk);
2869 debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0,
2870 (long unsigned int)(*bit_chk != 0));
2871 return *bit_chk != 0x00;
2872 }
2873}
2874
2875/*
2876 * center all windows. do per-bit-deskew to possibly increase size of
2877 * certain windows.
2878 */
2879static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn,
2880 uint32_t write_group, uint32_t test_bgn)
2881{
Marek Vasutffb8b662015-07-18 19:46:26 +02002882 uint32_t i, min_index;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002883 int32_t d;
2884 /*
2885 * Store these as signed since there are comparisons with
2886 * signed numbers.
2887 */
2888 uint32_t bit_chk;
2889 uint32_t sticky_bit_chk;
2890 int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
2891 int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
2892 int32_t mid;
2893 int32_t mid_min, orig_mid_min;
Marek Vasutffb8b662015-07-18 19:46:26 +02002894 int32_t new_dqs, start_dqs;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002895 int32_t dq_margin, dqs_margin, dm_margin;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002896 uint32_t addr;
2897
Marek Vasutc4907892015-07-13 02:11:02 +02002898 int ret;
2899
Dinh Nguyen3da42852015-06-02 22:52:49 -05002900 debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
2901
2902 dm_margin = 0;
2903
Marek Vasutc4815f72015-07-12 19:03:33 +02002904 addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
Marek Vasut17fdc912015-07-12 20:05:54 +02002905 start_dqs = readl(addr +
Dinh Nguyen3da42852015-06-02 22:52:49 -05002906 (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
2907
2908 /* per-bit deskew */
2909
2910 /*
2911 * set the left and right edge of each bit to an illegal value
2912 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
2913 */
2914 sticky_bit_chk = 0;
2915 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
2916 left_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
2917 right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
2918 }
2919
2920 /* Search for the left edge of the window for each bit */
Marek Vasut71120772015-07-13 02:38:15 +02002921 search_left_edge(1, rank_bgn, write_group, 0, test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002922 &sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002923 left_edge, right_edge, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002924
2925 /* Search for the right edge of the window for each bit */
Marek Vasutc4907892015-07-13 02:11:02 +02002926 ret = search_right_edge(1, rank_bgn, write_group, 0,
2927 start_dqs, 0,
Marek Vasut0c4be192015-07-18 20:34:00 +02002928 &sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002929 left_edge, right_edge, 0);
2930 if (ret) {
2931 set_failing_group_stage(test_bgn + ret - 1, CAL_STAGE_WRITES,
2932 CAL_SUBSTAGE_WRITES_CENTER);
2933 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002934 }
2935
Marek Vasutafb3eb82015-07-18 19:18:06 +02002936 min_index = get_window_mid_index(1, left_edge, right_edge, &mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002937
2938 /* Determine the amount we can change DQS (which is -mid_min) */
2939 orig_mid_min = mid_min;
2940 new_dqs = start_dqs;
2941 mid_min = 0;
2942 debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \
2943 mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002944
Marek Vasutffb8b662015-07-18 19:46:26 +02002945 /* Add delay to bring centre of all DQ windows to the same "level". */
2946 center_dq_windows(1, left_edge, right_edge, mid_min, orig_mid_min,
2947 min_index, 0, &dq_margin, &dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002948
2949 /* Move DQS */
2950 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
Marek Vasut1273dd92015-07-12 21:05:08 +02002951 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002952
2953 /* Centre DM */
2954 debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
2955
2956 /*
2957 * set the left and right edge of each bit to an illegal value,
2958 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value,
2959 */
2960 left_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
2961 right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
2962 int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
2963 int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1;
2964 int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
2965 int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1;
2966 int32_t win_best = 0;
2967
2968 /* Search for the/part of the window with DM shift */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002969 for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) {
Marek Vasut32675242015-07-17 06:07:13 +02002970 scc_mgr_apply_group_dm_out1_delay(d);
Marek Vasut1273dd92015-07-12 21:05:08 +02002971 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002972
2973 if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
2974 PASS_ALL_BITS, &bit_chk,
2975 0)) {
2976 /* USE Set current end of the window */
2977 end_curr = -d;
2978 /*
2979 * If a starting edge of our window has not been seen
2980 * this is our current start of the DM window.
2981 */
2982 if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
2983 bgn_curr = -d;
2984
2985 /*
2986 * If current window is bigger than best seen.
2987 * Set best seen to be current window.
2988 */
2989 if ((end_curr-bgn_curr+1) > win_best) {
2990 win_best = end_curr-bgn_curr+1;
2991 bgn_best = bgn_curr;
2992 end_best = end_curr;
2993 }
2994 } else {
2995 /* We just saw a failing test. Reset temp edge */
2996 bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
2997 end_curr = IO_IO_OUT1_DELAY_MAX + 1;
2998 }
2999 }
3000
3001
3002 /* Reset DM delay chains to 0 */
Marek Vasut32675242015-07-17 06:07:13 +02003003 scc_mgr_apply_group_dm_out1_delay(0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003004
3005 /*
3006 * Check to see if the current window nudges up aganist 0 delay.
3007 * If so we need to continue the search by shifting DQS otherwise DQS
3008 * search begins as a new search. */
3009 if (end_curr != 0) {
3010 bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
3011 end_curr = IO_IO_OUT1_DELAY_MAX + 1;
3012 }
3013
3014 /* Search for the/part of the window with DQS shifts */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003015 for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) {
3016 /*
3017 * Note: This only shifts DQS, so are we limiting ourselve to
3018 * width of DQ unnecessarily.
3019 */
3020 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
3021 d + new_dqs);
3022
Marek Vasut1273dd92015-07-12 21:05:08 +02003023 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003024 if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
3025 PASS_ALL_BITS, &bit_chk,
3026 0)) {
3027 /* USE Set current end of the window */
3028 end_curr = d;
3029 /*
3030 * If a beginning edge of our window has not been seen
3031 * this is our current begin of the DM window.
3032 */
3033 if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
3034 bgn_curr = d;
3035
3036 /*
3037 * If current window is bigger than best seen. Set best
3038 * seen to be current window.
3039 */
3040 if ((end_curr-bgn_curr+1) > win_best) {
3041 win_best = end_curr-bgn_curr+1;
3042 bgn_best = bgn_curr;
3043 end_best = end_curr;
3044 }
3045 } else {
3046 /* We just saw a failing test. Reset temp edge */
3047 bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
3048 end_curr = IO_IO_OUT1_DELAY_MAX + 1;
3049
3050 /* Early exit optimization: if ther remaining delay
3051 chain space is less than already seen largest window
3052 we can exit */
3053 if ((win_best-1) >
3054 (IO_IO_OUT1_DELAY_MAX - new_dqs - d)) {
3055 break;
3056 }
3057 }
3058 }
3059
3060 /* assign left and right edge for cal and reporting; */
3061 left_edge[0] = -1*bgn_best;
3062 right_edge[0] = end_best;
3063
3064 debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__,
3065 __LINE__, left_edge[0], right_edge[0]);
3066
3067 /* Move DQS (back to orig) */
3068 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
3069
3070 /* Move DM */
3071
3072 /* Find middle of window for the DM bit */
3073 mid = (left_edge[0] - right_edge[0]) / 2;
3074
3075 /* only move right, since we are not moving DQS/DQ */
3076 if (mid < 0)
3077 mid = 0;
3078
3079 /* dm_marign should fail if we never find a window */
3080 if (win_best == 0)
3081 dm_margin = -1;
3082 else
3083 dm_margin = left_edge[0] - mid;
3084
Marek Vasut32675242015-07-17 06:07:13 +02003085 scc_mgr_apply_group_dm_out1_delay(mid);
Marek Vasut1273dd92015-07-12 21:05:08 +02003086 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003087
3088 debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \
3089 dm_margin=%d\n", __func__, __LINE__, left_edge[0],
3090 right_edge[0], mid, dm_margin);
3091 /* Export values */
3092 gbl->fom_out += dq_margin + dqs_margin;
3093
3094 debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \
3095 dqs_margin=%d dm_margin=%d\n", __func__, __LINE__,
3096 dq_margin, dqs_margin, dm_margin);
3097
3098 /*
3099 * Do not remove this line as it makes sure all of our
3100 * decisions have been applied.
3101 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003102 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003103 return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0);
3104}
3105
Marek Vasutdb3a6062015-07-18 07:23:25 +02003106/**
3107 * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3108 * @rank_bgn: Rank number
3109 * @group: Read/Write Group
3110 * @test_bgn: Rank at which the test begins
3111 *
3112 * Stage 2: Write Calibration Part One.
3113 *
3114 * This function implements UniPHY calibration Stage 2, as explained in
3115 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3116 */
3117static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3118 const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003119{
Marek Vasutdb3a6062015-07-18 07:23:25 +02003120 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003121
Marek Vasutdb3a6062015-07-18 07:23:25 +02003122 /* Update info for sims */
3123 debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3124
3125 reg_file_set_group(group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003126 reg_file_set_stage(CAL_STAGE_WRITES);
3127 reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
3128
Marek Vasutdb3a6062015-07-18 07:23:25 +02003129 ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
3130 if (!ret) {
3131 set_failing_group_stage(group, CAL_STAGE_WRITES,
Dinh Nguyen3da42852015-06-02 22:52:49 -05003132 CAL_SUBSTAGE_WRITES_CENTER);
Marek Vasutdb3a6062015-07-18 07:23:25 +02003133 return -EIO;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003134 }
3135
Marek Vasutdb3a6062015-07-18 07:23:25 +02003136 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003137}
3138
Marek Vasut4b0ac262015-07-20 07:33:33 +02003139/**
3140 * mem_precharge_and_activate() - Precharge all banks and activate
3141 *
3142 * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
3143 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003144static void mem_precharge_and_activate(void)
3145{
Marek Vasut4b0ac262015-07-20 07:33:33 +02003146 int r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003147
3148 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
Marek Vasut4b0ac262015-07-20 07:33:33 +02003149 /* Test if the rank should be skipped. */
3150 if (param->skip_ranks[r])
Dinh Nguyen3da42852015-06-02 22:52:49 -05003151 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003152
Marek Vasut4b0ac262015-07-20 07:33:33 +02003153 /* Set rank. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003154 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
3155
Marek Vasut4b0ac262015-07-20 07:33:33 +02003156 /* Precharge all banks. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003157 writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
3158 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003159
Marek Vasut1273dd92015-07-12 21:05:08 +02003160 writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
3161 writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
3162 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003163
Marek Vasut1273dd92015-07-12 21:05:08 +02003164 writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
3165 writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
3166 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003167
Marek Vasut4b0ac262015-07-20 07:33:33 +02003168 /* Activate rows. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003169 writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
3170 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003171 }
3172}
3173
Marek Vasut16502a02015-07-17 01:57:41 +02003174/**
3175 * mem_init_latency() - Configure memory RLAT and WLAT settings
3176 *
3177 * Configure memory RLAT and WLAT parameters.
3178 */
3179static void mem_init_latency(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003180{
Marek Vasut16502a02015-07-17 01:57:41 +02003181 /*
3182 * For AV/CV, LFIFO is hardened and always runs at full rate
3183 * so max latency in AFI clocks, used here, is correspondingly
3184 * smaller.
3185 */
3186 const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
3187 u32 rlat, wlat;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003188
3189 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut16502a02015-07-17 01:57:41 +02003190
3191 /*
3192 * Read in write latency.
3193 * WL for Hard PHY does not include additive latency.
3194 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003195 wlat = readl(&data_mgr->t_wl_add);
3196 wlat += readl(&data_mgr->mem_t_add);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003197
Marek Vasut16502a02015-07-17 01:57:41 +02003198 gbl->rw_wl_nop_cycles = wlat - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003199
Marek Vasut16502a02015-07-17 01:57:41 +02003200 /* Read in readl latency. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003201 rlat = readl(&data_mgr->t_rl_add);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003202
Marek Vasut16502a02015-07-17 01:57:41 +02003203 /* Set a pretty high read latency initially. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003204 gbl->curr_read_lat = rlat + 16;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003205 if (gbl->curr_read_lat > max_latency)
3206 gbl->curr_read_lat = max_latency;
3207
Marek Vasut1273dd92015-07-12 21:05:08 +02003208 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003209
Marek Vasut16502a02015-07-17 01:57:41 +02003210 /* Advertise write latency. */
3211 writel(wlat, &phy_mgr_cfg->afi_wlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003212}
3213
Marek Vasut51cea0b2015-07-26 10:54:15 +02003214/**
3215 * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
3216 *
3217 * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
3218 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003219static void mem_skip_calibrate(void)
3220{
3221 uint32_t vfifo_offset;
3222 uint32_t i, j, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003223
3224 debug("%s:%d\n", __func__, __LINE__);
3225 /* Need to update every shadow register set used by the interface */
3226 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
Marek Vasut51cea0b2015-07-26 10:54:15 +02003227 r += NUM_RANKS_PER_SHADOW_REG) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05003228 /*
3229 * Set output phase alignment settings appropriate for
3230 * skip calibration.
3231 */
3232 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
3233 scc_mgr_set_dqs_en_phase(i, 0);
3234#if IO_DLL_CHAIN_LENGTH == 6
3235 scc_mgr_set_dqdqs_output_phase(i, 6);
3236#else
3237 scc_mgr_set_dqdqs_output_phase(i, 7);
3238#endif
3239 /*
3240 * Case:33398
3241 *
3242 * Write data arrives to the I/O two cycles before write
3243 * latency is reached (720 deg).
3244 * -> due to bit-slip in a/c bus
3245 * -> to allow board skew where dqs is longer than ck
3246 * -> how often can this happen!?
3247 * -> can claim back some ptaps for high freq
3248 * support if we can relax this, but i digress...
3249 *
3250 * The write_clk leads mem_ck by 90 deg
3251 * The minimum ptap of the OPA is 180 deg
3252 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
3253 * The write_clk is always delayed by 2 ptaps
3254 *
3255 * Hence, to make DQS aligned to CK, we need to delay
3256 * DQS by:
3257 * (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
3258 *
3259 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
3260 * gives us the number of ptaps, which simplies to:
3261 *
3262 * (1.25 * IO_DLL_CHAIN_LENGTH - 2)
3263 */
Marek Vasut51cea0b2015-07-26 10:54:15 +02003264 scc_mgr_set_dqdqs_output_phase(i,
3265 1.25 * IO_DLL_CHAIN_LENGTH - 2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003266 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003267 writel(0xff, &sdr_scc_mgr->dqs_ena);
3268 writel(0xff, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003269
Dinh Nguyen3da42852015-06-02 22:52:49 -05003270 for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
Marek Vasut1273dd92015-07-12 21:05:08 +02003271 writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
3272 SCC_MGR_GROUP_COUNTER_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003273 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003274 writel(0xff, &sdr_scc_mgr->dq_ena);
3275 writel(0xff, &sdr_scc_mgr->dm_ena);
3276 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003277 }
3278
3279 /* Compensate for simulation model behaviour */
3280 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
3281 scc_mgr_set_dqs_bus_in_delay(i, 10);
3282 scc_mgr_load_dqs(i);
3283 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003284 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003285
3286 /*
3287 * ArriaV has hard FIFOs that can only be initialized by incrementing
3288 * in sequencer.
3289 */
3290 vfifo_offset = CALIB_VFIFO_OFFSET;
Marek Vasut51cea0b2015-07-26 10:54:15 +02003291 for (j = 0; j < vfifo_offset; j++)
Marek Vasut1273dd92015-07-12 21:05:08 +02003292 writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
Marek Vasut1273dd92015-07-12 21:05:08 +02003293 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003294
3295 /*
Marek Vasut51cea0b2015-07-26 10:54:15 +02003296 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
3297 * setting from generation-time constant.
Dinh Nguyen3da42852015-06-02 22:52:49 -05003298 */
3299 gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
Marek Vasut1273dd92015-07-12 21:05:08 +02003300 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003301}
3302
Marek Vasut3589fbf2015-07-20 04:34:51 +02003303/**
3304 * mem_calibrate() - Memory calibration entry point.
3305 *
3306 * Perform memory calibration.
3307 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003308static uint32_t mem_calibrate(void)
3309{
3310 uint32_t i;
3311 uint32_t rank_bgn, sr;
3312 uint32_t write_group, write_test_bgn;
3313 uint32_t read_group, read_test_bgn;
3314 uint32_t run_groups, current_run;
3315 uint32_t failing_groups = 0;
3316 uint32_t group_failed = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003317
Marek Vasut33c42bb2015-07-17 02:21:47 +02003318 const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
3319 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
3320
Dinh Nguyen3da42852015-06-02 22:52:49 -05003321 debug("%s:%d\n", __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003322
Marek Vasut16502a02015-07-17 01:57:41 +02003323 /* Initialize the data settings */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003324 gbl->error_substage = CAL_SUBSTAGE_NIL;
3325 gbl->error_stage = CAL_STAGE_NIL;
3326 gbl->error_group = 0xff;
3327 gbl->fom_in = 0;
3328 gbl->fom_out = 0;
3329
Marek Vasut16502a02015-07-17 01:57:41 +02003330 /* Initialize WLAT and RLAT. */
3331 mem_init_latency();
3332
3333 /* Initialize bit slips. */
3334 mem_precharge_and_activate();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003335
Dinh Nguyen3da42852015-06-02 22:52:49 -05003336 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
Marek Vasut1273dd92015-07-12 21:05:08 +02003337 writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
3338 SCC_MGR_GROUP_COUNTER_OFFSET);
Marek Vasutfa5d8212015-07-19 01:34:43 +02003339 /* Only needed once to set all groups, pins, DQ, DQS, DM. */
3340 if (i == 0)
3341 scc_mgr_set_hhp_extras();
3342
Marek Vasutc5c5f532015-07-17 02:06:20 +02003343 scc_set_bypass_mode(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003344 }
3345
Marek Vasut722c9682015-07-17 02:07:12 +02003346 /* Calibration is skipped. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003347 if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
3348 /*
3349 * Set VFIFO and LFIFO to instant-on settings in skip
3350 * calibration mode.
3351 */
3352 mem_skip_calibrate();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003353
Marek Vasut722c9682015-07-17 02:07:12 +02003354 /*
3355 * Do not remove this line as it makes sure all of our
3356 * decisions have been applied.
3357 */
3358 writel(0, &sdr_scc_mgr->update);
3359 return 1;
3360 }
Dinh Nguyen3da42852015-06-02 22:52:49 -05003361
Marek Vasut722c9682015-07-17 02:07:12 +02003362 /* Calibration is not skipped. */
3363 for (i = 0; i < NUM_CALIB_REPEAT; i++) {
3364 /*
3365 * Zero all delay chain/phase settings for all
3366 * groups and all shadow register sets.
3367 */
3368 scc_mgr_zero_all();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003369
Marek Vasut722c9682015-07-17 02:07:12 +02003370 run_groups = ~param->skip_groups;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003371
Marek Vasut722c9682015-07-17 02:07:12 +02003372 for (write_group = 0, write_test_bgn = 0; write_group
3373 < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
3374 write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
Marek Vasutc452dcd2015-07-17 02:50:56 +02003375
3376 /* Initialize the group failure */
Marek Vasut722c9682015-07-17 02:07:12 +02003377 group_failed = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003378
Marek Vasut722c9682015-07-17 02:07:12 +02003379 current_run = run_groups & ((1 <<
3380 RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
3381 run_groups = run_groups >>
3382 RW_MGR_NUM_DQS_PER_WRITE_GROUP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003383
Marek Vasut722c9682015-07-17 02:07:12 +02003384 if (current_run == 0)
3385 continue;
3386
3387 writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
3388 SCC_MGR_GROUP_COUNTER_OFFSET);
3389 scc_mgr_zero_group(write_group, 0);
3390
Marek Vasut33c42bb2015-07-17 02:21:47 +02003391 for (read_group = write_group * rwdqs_ratio,
3392 read_test_bgn = 0;
Marek Vasutc452dcd2015-07-17 02:50:56 +02003393 read_group < (write_group + 1) * rwdqs_ratio;
Marek Vasut33c42bb2015-07-17 02:21:47 +02003394 read_group++,
3395 read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
3396 if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
3397 continue;
Marek Vasut722c9682015-07-17 02:07:12 +02003398
Marek Vasut33c42bb2015-07-17 02:21:47 +02003399 /* Calibrate the VFIFO */
3400 if (rw_mgr_mem_calibrate_vfifo(read_group,
3401 read_test_bgn))
3402 continue;
3403
Marek Vasutc452dcd2015-07-17 02:50:56 +02003404 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3405 return 0;
3406
3407 /* The group failed, we're done. */
3408 goto grp_failed;
3409 }
3410
3411 /* Calibrate the output side */
3412 for (rank_bgn = 0, sr = 0;
3413 rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
3414 rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
3415 if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
3416 continue;
3417
3418 /* Not needed in quick mode! */
3419 if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
3420 continue;
3421
3422 /*
3423 * Determine if this set of ranks
3424 * should be skipped entirely.
3425 */
3426 if (param->skip_shadow_regs[sr])
3427 continue;
3428
3429 /* Calibrate WRITEs */
Marek Vasutdb3a6062015-07-18 07:23:25 +02003430 if (!rw_mgr_mem_calibrate_writes(rank_bgn,
Marek Vasutc452dcd2015-07-17 02:50:56 +02003431 write_group, write_test_bgn))
3432 continue;
3433
Marek Vasut33c42bb2015-07-17 02:21:47 +02003434 group_failed = 1;
3435 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3436 return 0;
Marek Vasut722c9682015-07-17 02:07:12 +02003437 }
3438
Marek Vasutc452dcd2015-07-17 02:50:56 +02003439 /* Some group failed, we're done. */
3440 if (group_failed)
3441 goto grp_failed;
Marek Vasut4ac21612015-07-17 02:31:04 +02003442
Marek Vasutc452dcd2015-07-17 02:50:56 +02003443 for (read_group = write_group * rwdqs_ratio,
3444 read_test_bgn = 0;
3445 read_group < (write_group + 1) * rwdqs_ratio;
3446 read_group++,
3447 read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
3448 if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
3449 continue;
Marek Vasut4ac21612015-07-17 02:31:04 +02003450
Marek Vasutc452dcd2015-07-17 02:50:56 +02003451 if (rw_mgr_mem_calibrate_vfifo_end(read_group,
3452 read_test_bgn))
3453 continue;
Marek Vasut4ac21612015-07-17 02:31:04 +02003454
Marek Vasutc452dcd2015-07-17 02:50:56 +02003455 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3456 return 0;
Marek Vasut4ac21612015-07-17 02:31:04 +02003457
Marek Vasutc452dcd2015-07-17 02:50:56 +02003458 /* The group failed, we're done. */
3459 goto grp_failed;
Marek Vasut722c9682015-07-17 02:07:12 +02003460 }
3461
Marek Vasutc452dcd2015-07-17 02:50:56 +02003462 /* No group failed, continue as usual. */
3463 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003464
Marek Vasutc452dcd2015-07-17 02:50:56 +02003465grp_failed: /* A group failed, increment the counter. */
3466 failing_groups++;
Marek Vasut722c9682015-07-17 02:07:12 +02003467 }
Dinh Nguyen3da42852015-06-02 22:52:49 -05003468
Marek Vasut722c9682015-07-17 02:07:12 +02003469 /*
3470 * USER If there are any failing groups then report
3471 * the failure.
3472 */
3473 if (failing_groups != 0)
3474 return 0;
3475
Marek Vasutc50ae302015-07-17 02:40:21 +02003476 if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3477 continue;
3478
3479 /*
3480 * If we're skipping groups as part of debug,
3481 * don't calibrate LFIFO.
3482 */
3483 if (param->skip_groups != 0)
3484 continue;
3485
Marek Vasut722c9682015-07-17 02:07:12 +02003486 /* Calibrate the LFIFO */
Marek Vasutc50ae302015-07-17 02:40:21 +02003487 if (!rw_mgr_mem_calibrate_lfifo())
3488 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003489 }
3490
3491 /*
3492 * Do not remove this line as it makes sure all of our decisions
3493 * have been applied.
3494 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003495 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003496 return 1;
3497}
3498
Marek Vasut23a040c2015-07-17 01:20:21 +02003499/**
3500 * run_mem_calibrate() - Perform memory calibration
3501 *
3502 * This function triggers the entire memory calibration procedure.
3503 */
3504static int run_mem_calibrate(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003505{
Marek Vasut23a040c2015-07-17 01:20:21 +02003506 int pass;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003507
3508 debug("%s:%d\n", __func__, __LINE__);
3509
3510 /* Reset pass/fail status shown on afi_cal_success/fail */
Marek Vasut1273dd92015-07-12 21:05:08 +02003511 writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003512
Marek Vasut23a040c2015-07-17 01:20:21 +02003513 /* Stop tracking manager. */
3514 clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003515
Marek Vasut9fa9c902015-07-17 01:12:07 +02003516 phy_mgr_initialize();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003517 rw_mgr_mem_initialize();
3518
Marek Vasut23a040c2015-07-17 01:20:21 +02003519 /* Perform the actual memory calibration. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003520 pass = mem_calibrate();
3521
3522 mem_precharge_and_activate();
Marek Vasut1273dd92015-07-12 21:05:08 +02003523 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003524
Marek Vasut23a040c2015-07-17 01:20:21 +02003525 /* Handoff. */
3526 rw_mgr_mem_handoff();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003527 /*
Marek Vasut23a040c2015-07-17 01:20:21 +02003528 * In Hard PHY this is a 2-bit control:
3529 * 0: AFI Mux Select
3530 * 1: DDIO Mux Select
Dinh Nguyen3da42852015-06-02 22:52:49 -05003531 */
Marek Vasut23a040c2015-07-17 01:20:21 +02003532 writel(0x2, &phy_mgr_cfg->mux_sel);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003533
Marek Vasut23a040c2015-07-17 01:20:21 +02003534 /* Start tracking manager. */
3535 setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
3536
3537 return pass;
3538}
3539
3540/**
3541 * debug_mem_calibrate() - Report result of memory calibration
3542 * @pass: Value indicating whether calibration passed or failed
3543 *
3544 * This function reports the results of the memory calibration
3545 * and writes debug information into the register file.
3546 */
3547static void debug_mem_calibrate(int pass)
3548{
3549 uint32_t debug_info;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003550
3551 if (pass) {
3552 printf("%s: CALIBRATION PASSED\n", __FILE__);
3553
3554 gbl->fom_in /= 2;
3555 gbl->fom_out /= 2;
3556
3557 if (gbl->fom_in > 0xff)
3558 gbl->fom_in = 0xff;
3559
3560 if (gbl->fom_out > 0xff)
3561 gbl->fom_out = 0xff;
3562
3563 /* Update the FOM in the register file */
3564 debug_info = gbl->fom_in;
3565 debug_info |= gbl->fom_out << 8;
Marek Vasut1273dd92015-07-12 21:05:08 +02003566 writel(debug_info, &sdr_reg_file->fom);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003567
Marek Vasut1273dd92015-07-12 21:05:08 +02003568 writel(debug_info, &phy_mgr_cfg->cal_debug_info);
3569 writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003570 } else {
3571 printf("%s: CALIBRATION FAILED\n", __FILE__);
3572
3573 debug_info = gbl->error_stage;
3574 debug_info |= gbl->error_substage << 8;
3575 debug_info |= gbl->error_group << 16;
3576
Marek Vasut1273dd92015-07-12 21:05:08 +02003577 writel(debug_info, &sdr_reg_file->failing_stage);
3578 writel(debug_info, &phy_mgr_cfg->cal_debug_info);
3579 writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003580
3581 /* Update the failing group/stage in the register file */
3582 debug_info = gbl->error_stage;
3583 debug_info |= gbl->error_substage << 8;
3584 debug_info |= gbl->error_group << 16;
Marek Vasut1273dd92015-07-12 21:05:08 +02003585 writel(debug_info, &sdr_reg_file->failing_stage);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003586 }
3587
Marek Vasut23a040c2015-07-17 01:20:21 +02003588 printf("%s: Calibration complete\n", __FILE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003589}
3590
Marek Vasutbb064342015-07-19 06:12:42 +02003591/**
3592 * hc_initialize_rom_data() - Initialize ROM data
3593 *
3594 * Initialize ROM data.
3595 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003596static void hc_initialize_rom_data(void)
3597{
Marek Vasutbb064342015-07-19 06:12:42 +02003598 u32 i, addr;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003599
Marek Vasutc4815f72015-07-12 19:03:33 +02003600 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
Marek Vasutbb064342015-07-19 06:12:42 +02003601 for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3602 writel(inst_rom_init[i], addr + (i << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003603
Marek Vasutc4815f72015-07-12 19:03:33 +02003604 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
Marek Vasutbb064342015-07-19 06:12:42 +02003605 for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3606 writel(ac_rom_init[i], addr + (i << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003607}
3608
Marek Vasut9c1ab2c2015-07-19 06:13:37 +02003609/**
3610 * initialize_reg_file() - Initialize SDR register file
3611 *
3612 * Initialize SDR register file.
3613 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003614static void initialize_reg_file(void)
3615{
Dinh Nguyen3da42852015-06-02 22:52:49 -05003616 /* Initialize the register file with the correct data */
Marek Vasut1273dd92015-07-12 21:05:08 +02003617 writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
3618 writel(0, &sdr_reg_file->debug_data_addr);
3619 writel(0, &sdr_reg_file->cur_stage);
3620 writel(0, &sdr_reg_file->fom);
3621 writel(0, &sdr_reg_file->failing_stage);
3622 writel(0, &sdr_reg_file->debug1);
3623 writel(0, &sdr_reg_file->debug2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003624}
3625
Marek Vasut2ca151f2015-07-19 06:14:04 +02003626/**
3627 * initialize_hps_phy() - Initialize HPS PHY
3628 *
3629 * Initialize HPS PHY.
3630 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003631static void initialize_hps_phy(void)
3632{
3633 uint32_t reg;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003634 /*
3635 * Tracking also gets configured here because it's in the
3636 * same register.
3637 */
3638 uint32_t trk_sample_count = 7500;
3639 uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
3640 /*
3641 * Format is number of outer loops in the 16 MSB, sample
3642 * count in 16 LSB.
3643 */
3644
3645 reg = 0;
3646 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
3647 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
3648 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
3649 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
3650 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
3651 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
3652 /*
3653 * This field selects the intrinsic latency to RDATA_EN/FULL path.
3654 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
3655 */
3656 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
3657 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
3658 trk_sample_count);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003659 writel(reg, &sdr_ctrl->phy_ctrl0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003660
3661 reg = 0;
3662 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
3663 trk_sample_count >>
3664 SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
3665 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
3666 trk_long_idle_sample_count);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003667 writel(reg, &sdr_ctrl->phy_ctrl1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003668
3669 reg = 0;
3670 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
3671 trk_long_idle_sample_count >>
3672 SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003673 writel(reg, &sdr_ctrl->phy_ctrl2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003674}
3675
Marek Vasut880e46f2015-07-17 00:45:11 +02003676/**
3677 * initialize_tracking() - Initialize tracking
3678 *
3679 * Initialize the register file with usable initial data.
3680 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003681static void initialize_tracking(void)
3682{
Marek Vasut880e46f2015-07-17 00:45:11 +02003683 /*
3684 * Initialize the register file with the correct data.
3685 * Compute usable version of value in case we skip full
3686 * computation later.
3687 */
3688 writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1,
3689 &sdr_reg_file->dtaps_per_ptap);
3690
3691 /* trk_sample_count */
3692 writel(7500, &sdr_reg_file->trk_sample_count);
3693
3694 /* longidle outer loop [15:0] */
3695 writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003696
3697 /*
Marek Vasut880e46f2015-07-17 00:45:11 +02003698 * longidle sample count [31:24]
3699 * trfc, worst case of 933Mhz 4Gb [23:16]
3700 * trcd, worst case [15:8]
3701 * vfifo wait [7:0]
Dinh Nguyen3da42852015-06-02 22:52:49 -05003702 */
Marek Vasut880e46f2015-07-17 00:45:11 +02003703 writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3704 &sdr_reg_file->delays);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003705
Marek Vasut880e46f2015-07-17 00:45:11 +02003706 /* mux delay */
3707 writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) |
3708 (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0),
3709 &sdr_reg_file->trk_rw_mgr_addr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003710
Marek Vasut880e46f2015-07-17 00:45:11 +02003711 writel(RW_MGR_MEM_IF_READ_DQS_WIDTH,
3712 &sdr_reg_file->trk_read_dqs_width);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003713
Marek Vasut880e46f2015-07-17 00:45:11 +02003714 /* trefi [7:0] */
3715 writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0),
3716 &sdr_reg_file->trk_rfsh);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003717}
3718
3719int sdram_calibration_full(void)
3720{
3721 struct param_type my_param;
3722 struct gbl_type my_gbl;
3723 uint32_t pass;
Marek Vasut84e0b0c2015-07-17 01:05:36 +02003724
3725 memset(&my_param, 0, sizeof(my_param));
3726 memset(&my_gbl, 0, sizeof(my_gbl));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003727
3728 param = &my_param;
3729 gbl = &my_gbl;
3730
Dinh Nguyen3da42852015-06-02 22:52:49 -05003731 /* Set the calibration enabled by default */
3732 gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
3733 /*
3734 * Only sweep all groups (regardless of fail state) by default
3735 * Set enabled read test by default.
3736 */
3737#if DISABLE_GUARANTEED_READ
3738 gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
3739#endif
3740 /* Initialize the register file */
3741 initialize_reg_file();
3742
3743 /* Initialize any PHY CSR */
3744 initialize_hps_phy();
3745
3746 scc_mgr_initialize();
3747
3748 initialize_tracking();
3749
Dinh Nguyen3da42852015-06-02 22:52:49 -05003750 printf("%s: Preparing to start memory calibration\n", __FILE__);
3751
3752 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut23f62b32015-07-13 01:05:27 +02003753 debug_cond(DLEVEL == 1,
3754 "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
3755 RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
3756 RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
3757 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
3758 RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
3759 debug_cond(DLEVEL == 1,
3760 "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
3761 RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
3762 RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
3763 IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
3764 debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
3765 IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
3766 debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
3767 IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
3768 IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
3769 debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
3770 IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
3771 IO_IO_OUT2_DELAY_MAX);
3772 debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
3773 IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003774
3775 hc_initialize_rom_data();
3776
3777 /* update info for sims */
3778 reg_file_set_stage(CAL_STAGE_NIL);
3779 reg_file_set_group(0);
3780
3781 /*
3782 * Load global needed for those actions that require
3783 * some dynamic calibration support.
3784 */
3785 dyn_calib_steps = STATIC_CALIB_STEPS;
3786 /*
3787 * Load global to allow dynamic selection of delay loop settings
3788 * based on calibration mode.
3789 */
3790 if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
3791 skip_delay_mask = 0xff;
3792 else
3793 skip_delay_mask = 0x0;
3794
3795 pass = run_mem_calibrate();
Marek Vasut23a040c2015-07-17 01:20:21 +02003796 debug_mem_calibrate(pass);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003797 return pass;
3798}