blob: 3d364c6db58fbf9290b711243c4645e7f17d2dca [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 *
6 * (C) Copyright 2007-2011
7 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8 * Tom Cubie <tangliang@allwinnertech.com>
9 *
10 * Some board init for the Allwinner A10-evb board.
Ian Campbellcba69ee2014-05-05 11:52:26 +010011 */
12
13#include <common.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020014#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020015#include <axp_pmic.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010016#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020017#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020018#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010019#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010020#include <asm/arch/gpio.h>
21#include <asm/arch/mmc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020022#include <asm/arch/spl.h>
Hans de Goede2aacc422015-04-27 15:05:10 +020023#include <asm/arch/usb_phy.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020024#ifndef CONFIG_ARM64
25#include <asm/armv7.h>
26#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020027#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020028#include <asm/io.h>
Hans de Goede3f8ea3b2016-07-29 11:47:03 +020029#include <crc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020030#include <environment.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090031#include <linux/libfdt.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020032#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020033#include <net.h>
Maxime Ripardf4c35232017-08-23 10:08:29 +020034#include <spl.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010035#include <sy8106a.h>
Simon Glass5d982852017-05-17 08:23:00 -060036#include <asm/setup.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010037
Hans de Goede55410082015-02-16 17:23:25 +010038#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
39/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
40int soft_i2c_gpio_sda;
41int soft_i2c_gpio_scl;
Hans de Goede4f7e01c2015-04-23 23:23:50 +020042
43static int soft_i2c_board_init(void)
44{
45 int ret;
46
47 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
48 if (soft_i2c_gpio_sda < 0) {
49 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
50 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
51 return soft_i2c_gpio_sda;
52 }
53 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
54 if (ret) {
55 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
56 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
57 return ret;
58 }
59
60 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
61 if (soft_i2c_gpio_scl < 0) {
62 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
63 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
64 return soft_i2c_gpio_scl;
65 }
66 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
67 if (ret) {
68 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
69 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
70 return ret;
71 }
72
73 return 0;
74}
75#else
76static int soft_i2c_board_init(void) { return 0; }
Hans de Goede55410082015-02-16 17:23:25 +010077#endif
78
Ian Campbellcba69ee2014-05-05 11:52:26 +010079DECLARE_GLOBAL_DATA_PTR;
80
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020081void i2c_init_board(void)
82{
83#ifdef CONFIG_I2C0_ENABLE
84#if defined(CONFIG_MACH_SUN4I) || \
85 defined(CONFIG_MACH_SUN5I) || \
86 defined(CONFIG_MACH_SUN7I) || \
87 defined(CONFIG_MACH_SUN8I_R40)
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
89 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
90 clock_twi_onoff(0, 1);
91#elif defined(CONFIG_MACH_SUN6I)
92 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
93 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
94 clock_twi_onoff(0, 1);
95#elif defined(CONFIG_MACH_SUN8I)
96 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
97 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
98 clock_twi_onoff(0, 1);
99#endif
100#endif
101
102#ifdef CONFIG_I2C1_ENABLE
103#if defined(CONFIG_MACH_SUN4I) || \
104 defined(CONFIG_MACH_SUN7I) || \
105 defined(CONFIG_MACH_SUN8I_R40)
106 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
107 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
108 clock_twi_onoff(1, 1);
109#elif defined(CONFIG_MACH_SUN5I)
110 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
111 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
112 clock_twi_onoff(1, 1);
113#elif defined(CONFIG_MACH_SUN6I)
114 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
115 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
116 clock_twi_onoff(1, 1);
117#elif defined(CONFIG_MACH_SUN8I)
118 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
119 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
120 clock_twi_onoff(1, 1);
121#endif
122#endif
123
124#ifdef CONFIG_I2C2_ENABLE
125#if defined(CONFIG_MACH_SUN4I) || \
126 defined(CONFIG_MACH_SUN7I) || \
127 defined(CONFIG_MACH_SUN8I_R40)
128 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
129 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
130 clock_twi_onoff(2, 1);
131#elif defined(CONFIG_MACH_SUN5I)
132 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
133 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
134 clock_twi_onoff(2, 1);
135#elif defined(CONFIG_MACH_SUN6I)
136 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
137 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
138 clock_twi_onoff(2, 1);
139#elif defined(CONFIG_MACH_SUN8I)
140 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
141 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
142 clock_twi_onoff(2, 1);
143#endif
144#endif
145
146#ifdef CONFIG_I2C3_ENABLE
147#if defined(CONFIG_MACH_SUN6I)
148 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
149 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
150 clock_twi_onoff(3, 1);
151#elif defined(CONFIG_MACH_SUN7I) || \
152 defined(CONFIG_MACH_SUN8I_R40)
153 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
154 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
155 clock_twi_onoff(3, 1);
156#endif
157#endif
158
159#ifdef CONFIG_I2C4_ENABLE
160#if defined(CONFIG_MACH_SUN7I) || \
161 defined(CONFIG_MACH_SUN8I_R40)
162 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
163 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
164 clock_twi_onoff(4, 1);
165#endif
166#endif
167
168#ifdef CONFIG_R_I2C_ENABLE
169 clock_twi_onoff(5, 1);
170 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
171 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
172#endif
173}
174
Maxime Ripardb39117c2018-01-23 21:17:03 +0100175#if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
176enum env_location env_get_location(enum env_operation op, int prio)
177{
178 switch (prio) {
179 case 0:
180 return ENVL_FAT;
181
182 case 1:
183 return ENVL_MMC;
184
185 default:
186 return ENVL_UNKNOWN;
187 }
188}
189#endif
190
Ian Campbellcba69ee2014-05-05 11:52:26 +0100191/* add board specific code here */
192int board_init(void)
193{
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200194 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100195
196 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
197
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200198#ifndef CONFIG_ARM64
Ian Campbellcba69ee2014-05-05 11:52:26 +0100199 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
200 debug("id_pfr1: 0x%08x\n", id_pfr1);
201 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200202 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
203 uint32_t freq;
204
Ian Campbellcba69ee2014-05-05 11:52:26 +0100205 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200206
207 /*
208 * CNTFRQ is a secure register, so we will crash if we try to
209 * write this from the non-secure world (read is OK, though).
210 * In case some bootcode has already set the correct value,
211 * we avoid the risk of writing to it.
212 */
213 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywarae4916e82017-02-16 01:20:19 +0000214 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200215 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywarae4916e82017-02-16 01:20:19 +0000216 freq, COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200217#ifdef CONFIG_NON_SECURE
218 printf("arch timer frequency is wrong, but cannot adjust it\n");
219#else
220 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywarae4916e82017-02-16 01:20:19 +0000221 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200222#endif
223 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100224 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200225#endif /* !CONFIG_ARM64 */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100226
Hans de Goede2fcf0332015-04-25 17:25:14 +0200227 ret = axp_gpio_init();
228 if (ret)
229 return ret;
230
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100231#ifdef CONFIG_SATAPWR
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200232 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
233 gpio_request(satapwr_pin, "satapwr");
234 gpio_direction_output(satapwr_pin, 1);
Werner Böllmann8e2c2d42017-11-10 19:14:20 +0530235 /* Give attached sata device time to power-up to avoid link timeouts */
236 mdelay(500);
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100237#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100238#ifdef CONFIG_MACPWR
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200239 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
240 gpio_request(macpwr_pin, "macpwr");
241 gpio_direction_output(macpwr_pin, 1);
Hans de Goedefc8991c2016-03-17 13:53:03 +0100242#endif
243
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200244#ifdef CONFIG_DM_I2C
245 /*
246 * Temporary workaround for enabling I2C clocks until proper sunxi DM
247 * clk, reset and pinctrl drivers land.
248 */
249 i2c_init_board();
250#endif
251
Hans de Goede4f7e01c2015-04-23 23:23:50 +0200252 /* Uses dm gpio code so do this here and not in i2c_init_board() */
253 return soft_i2c_board_init();
Ian Campbellcba69ee2014-05-05 11:52:26 +0100254}
255
256int dram_init(void)
257{
258 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
259
260 return 0;
261}
262
Boris Brezillon4ccae812016-06-15 21:09:23 +0200263#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200264static void nand_pinmux_setup(void)
265{
266 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200267
268 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200269 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
270
Hans de Goede022a99d2015-08-15 13:17:49 +0200271#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
272 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200273 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200274#endif
275 /* sun4i / sun7i do have a PC23, but it is not used for nand,
276 * only sun7i has a PC24 */
277#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200278 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200279#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200280}
281
282static void nand_clock_setup(void)
283{
284 struct sunxi_ccm_reg *const ccm =
285 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200286
Karol Gugalaad008292015-07-23 14:33:01 +0200287 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalba1c98b2018-02-28 20:51:53 +0100288#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
289 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
290 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
291#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200292 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
293}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200294
295void board_nand_init(void)
296{
297 nand_pinmux_setup();
298 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200299#ifndef CONFIG_SPL_BUILD
300 sunxi_nand_init();
301#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200302}
Karol Gugalaad008292015-07-23 14:33:01 +0200303#endif
304
Masahiro Yamada4aa2ba32017-05-09 20:31:39 +0900305#ifdef CONFIG_MMC
Ian Campbelle24ea552014-05-05 14:42:31 +0100306static void mmc_pinmux_setup(int sdc)
307{
308 unsigned int pin;
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100309 __maybe_unused int pins;
Ian Campbelle24ea552014-05-05 14:42:31 +0100310
311 switch (sdc) {
312 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100313 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100314 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100315 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100316 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
317 sunxi_gpio_set_drv(pin, 2);
318 }
319 break;
320
321 case 1:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100322 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
323
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800324#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
325 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100326 if (pins == SUNXI_GPIO_H) {
327 /* SDC1: PH22-PH-27 */
328 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
329 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
330 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
331 sunxi_gpio_set_drv(pin, 2);
332 }
333 } else {
334 /* SDC1: PG0-PG5 */
335 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
336 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
337 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
338 sunxi_gpio_set_drv(pin, 2);
339 }
340 }
341#elif defined(CONFIG_MACH_SUN5I)
342 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200343 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100344 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100345 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
346 sunxi_gpio_set_drv(pin, 2);
347 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100348#elif defined(CONFIG_MACH_SUN6I)
349 /* SDC1: PG0-PG5 */
350 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
351 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
352 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
353 sunxi_gpio_set_drv(pin, 2);
354 }
355#elif defined(CONFIG_MACH_SUN8I)
356 if (pins == SUNXI_GPIO_D) {
357 /* SDC1: PD2-PD7 */
358 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
359 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
360 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
361 sunxi_gpio_set_drv(pin, 2);
362 }
363 } else {
364 /* SDC1: PG0-PG5 */
365 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
366 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
367 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
368 sunxi_gpio_set_drv(pin, 2);
369 }
370 }
371#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100372 break;
373
374 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100375 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
376
377#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
378 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100379 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100380 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100381 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
382 sunxi_gpio_set_drv(pin, 2);
383 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100384#elif defined(CONFIG_MACH_SUN5I)
385 if (pins == SUNXI_GPIO_E) {
386 /* SDC2: PE4-PE9 */
387 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
388 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
389 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
390 sunxi_gpio_set_drv(pin, 2);
391 }
392 } else {
393 /* SDC2: PC6-PC15 */
394 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
395 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
396 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
397 sunxi_gpio_set_drv(pin, 2);
398 }
399 }
400#elif defined(CONFIG_MACH_SUN6I)
401 if (pins == SUNXI_GPIO_A) {
402 /* SDC2: PA9-PA14 */
403 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
404 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
405 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
406 sunxi_gpio_set_drv(pin, 2);
407 }
408 } else {
409 /* SDC2: PC6-PC15, PC24 */
410 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
411 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
412 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
413 sunxi_gpio_set_drv(pin, 2);
414 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100415
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100416 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
417 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
418 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
419 }
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800420#elif defined(CONFIG_MACH_SUN8I_R40)
421 /* SDC2: PC6-PC15, PC24 */
422 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
423 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
424 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
425 sunxi_gpio_set_drv(pin, 2);
426 }
427
428 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
429 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
430 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200431#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100432 /* SDC2: PC5-PC6, PC8-PC16 */
433 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
434 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100435 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
436 sunxi_gpio_set_drv(pin, 2);
437 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100438
439 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
440 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
441 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
442 sunxi_gpio_set_drv(pin, 2);
443 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800444#elif defined(CONFIG_MACH_SUN9I)
445 /* SDC2: PC6-PC16 */
446 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
447 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
448 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
449 sunxi_gpio_set_drv(pin, 2);
450 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100451#endif
452 break;
453
454 case 3:
455 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
456
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800457#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
458 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100459 /* SDC3: PI4-PI9 */
460 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
461 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
462 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
463 sunxi_gpio_set_drv(pin, 2);
464 }
465#elif defined(CONFIG_MACH_SUN6I)
466 if (pins == SUNXI_GPIO_A) {
467 /* SDC3: PA9-PA14 */
468 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
469 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
470 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
471 sunxi_gpio_set_drv(pin, 2);
472 }
473 } else {
474 /* SDC3: PC6-PC15, PC24 */
475 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
476 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
477 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
478 sunxi_gpio_set_drv(pin, 2);
479 }
480
481 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
482 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
483 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
484 }
485#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100486 break;
487
488 default:
489 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
490 break;
491 }
492}
493
494int board_mmc_init(bd_t *bis)
495{
Hans de Goedee79c7c82014-10-02 21:13:54 +0200496 __maybe_unused struct mmc *mmc0, *mmc1;
497 __maybe_unused char buf[512];
498
Ian Campbelle24ea552014-05-05 14:42:31 +0100499 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200500 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
501 if (!mmc0)
502 return -1;
503
Hans de Goede2ccfac02014-10-02 20:43:50 +0200504#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbelle24ea552014-05-05 14:42:31 +0100505 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200506 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
507 if (!mmc1)
508 return -1;
509#endif
510
Ian Campbelle24ea552014-05-05 14:42:31 +0100511 return 0;
512}
513#endif
514
Ian Campbellcba69ee2014-05-05 11:52:26 +0100515#ifdef CONFIG_SPL_BUILD
516void sunxi_board_init(void)
517{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200518 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100519
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100520#ifdef CONFIG_SY8106A_POWER
521 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
522#endif
523
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800524#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800525 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
526 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200527 power_failed = axp_init();
528
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800529#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
530 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200531 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200532#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200533 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
534 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800535#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200536 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200537#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800538#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
539 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200540 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200541#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200542
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800543#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
544 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200545 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
546#endif
547 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaif3c50452016-01-12 14:42:40 +0800548#if !defined(CONFIG_AXP152_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200549 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
550#endif
551#ifdef CONFIG_AXP209_POWER
552 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
553#endif
554
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800555#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
556 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800557 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
558 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800559#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800560 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
561 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800562#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200563 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
564 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
565 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
566#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800567
568#ifdef CONFIG_AXP818_POWER
569 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
570 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
571 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800572#endif
573
574#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800575 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800576#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200577#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100578 printf("DRAM:");
Andre Przywara414eb6f2017-04-26 01:32:43 +0100579 gd->ram_size = sunxi_dram_init();
580 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
581 if (!gd->ram_size)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100582 hang();
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200583
584 /*
585 * Only clock up the CPU to full speed if we are reasonably
586 * assured it's being powered with suitable core voltage
587 */
588 if (!power_failed)
Iain Patone71b4222015-03-28 10:26:38 +0000589 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200590 else
591 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100592}
593#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200594
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100595#ifdef CONFIG_USB_GADGET
596int g_dnl_board_usb_cable_connected(void)
597{
Paul Kocialkowski5bfdca02015-05-16 19:52:10 +0200598 return sunxi_usb_phy_vbus_detect(0);
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100599}
600#endif
601
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100602#ifdef CONFIG_SERIAL_TAG
603void get_board_serial(struct tag_serialnr *serialnr)
604{
605 char *serial_string;
606 unsigned long long serial;
607
Simon Glass00caae62017-08-03 12:22:12 -0600608 serial_string = env_get("serial#");
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100609
610 if (serial_string) {
611 serial = simple_strtoull(serial_string, NULL, 16);
612
613 serialnr->high = (unsigned int) (serial >> 32);
614 serialnr->low = (unsigned int) (serial & 0xffffffff);
615 } else {
616 serialnr->high = 0;
617 serialnr->low = 0;
618 }
619}
620#endif
621
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200622/*
623 * Check the SPL header for the "sunxi" variant. If found: parse values
624 * that might have been passed by the loader ("fel" utility), and update
625 * the environment accordingly.
626 */
627static void parse_spl_header(const uint32_t spl_addr)
628{
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200629 struct boot_file_head *spl = (void *)(ulong)spl_addr;
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200630 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
631 return; /* signature mismatch, no usable header */
632
633 uint8_t spl_header_version = spl->spl_signature[3];
634 if (spl_header_version != SPL_HEADER_VERSION) {
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200635 printf("sunxi SPL version mismatch: expected %u, got %u\n",
636 SPL_HEADER_VERSION, spl_header_version);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200637 return;
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200638 }
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200639 if (!spl->fel_script_address)
640 return;
641
642 if (spl->fel_uEnv_length != 0) {
643 /*
644 * data is expected in uEnv.txt compatible format, so "env
645 * import -t" the string(s) at fel_script_address right away.
646 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100647 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200648 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
649 return;
650 }
651 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass018f5302017-08-03 12:22:10 -0600652 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200653}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200654
Hans de Goedef2219612016-06-26 13:34:42 +0200655/*
656 * Note this function gets called multiple times.
657 * It must not make any changes to env variables which already exist.
658 */
659static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200660{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100661 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100662 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100663 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200664 char ethaddr[16];
665 int i, ret;
666
667 ret = sunxi_get_sid(sid);
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200668 if (ret == 0 && sid[0] != 0) {
669 /*
670 * The single words 1 - 3 of the SID have quite a few bits
671 * which are the same on many models, so we take a crc32
672 * of all 3 words, to get a more unique value.
673 *
674 * Note we only do this on newer SoCs as we cannot change
675 * the algorithm on older SoCs since those have been using
676 * fixed mac-addresses based on only using word 3 for a
677 * long time and changing a fixed mac-address with an
678 * u-boot update is not good.
679 */
680#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
681 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
682 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
683 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
684#endif
685
Hans de Goede97322c32016-07-27 17:58:06 +0200686 /* Ensure the NIC specific bytes of the mac are not all 0 */
687 if ((sid[3] & 0xffffff) == 0)
688 sid[3] |= 0x800000;
689
Hans de Goedef2219612016-06-26 13:34:42 +0200690 for (i = 0; i < 4; i++) {
691 sprintf(ethaddr, "ethernet%d", i);
692 if (!fdt_get_alias(fdt, ethaddr))
693 continue;
694
695 if (i == 0)
696 strcpy(ethaddr, "ethaddr");
697 else
698 sprintf(ethaddr, "eth%daddr", i);
699
Simon Glass00caae62017-08-03 12:22:12 -0600700 if (env_get(ethaddr))
Hans de Goedef2219612016-06-26 13:34:42 +0200701 continue;
702
703 /* Non OUI / registered MAC address */
704 mac_addr[0] = (i << 4) | 0x02;
705 mac_addr[1] = (sid[0] >> 0) & 0xff;
706 mac_addr[2] = (sid[3] >> 24) & 0xff;
707 mac_addr[3] = (sid[3] >> 16) & 0xff;
708 mac_addr[4] = (sid[3] >> 8) & 0xff;
709 mac_addr[5] = (sid[3] >> 0) & 0xff;
710
Simon Glassfd1e9592017-08-03 12:22:11 -0600711 eth_env_set_enetaddr(ethaddr, mac_addr);
Hans de Goedef2219612016-06-26 13:34:42 +0200712 }
713
Simon Glass00caae62017-08-03 12:22:12 -0600714 if (!env_get("serial#")) {
Hans de Goedef2219612016-06-26 13:34:42 +0200715 snprintf(serial_string, sizeof(serial_string),
716 "%08x%08x", sid[0], sid[3]);
717
Simon Glass382bee52017-08-03 12:22:09 -0600718 env_set("serial#", serial_string);
Hans de Goedef2219612016-06-26 13:34:42 +0200719 }
720 }
721}
722
Hans de Goedef2219612016-06-26 13:34:42 +0200723int misc_init_r(void)
724{
725 __maybe_unused int ret;
Maxime Ripardf4c35232017-08-23 10:08:29 +0200726 uint boot;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200727
Simon Glass382bee52017-08-03 12:22:09 -0600728 env_set("fel_booted", NULL);
729 env_set("fel_scriptaddr", NULL);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200730 env_set("mmc_bootdev", NULL);
Maxime Ripardf4c35232017-08-23 10:08:29 +0200731
732 boot = sunxi_get_boot_device();
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200733 /* determine if we are running in FEL mode */
Maxime Ripardf4c35232017-08-23 10:08:29 +0200734 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass382bee52017-08-03 12:22:09 -0600735 env_set("fel_booted", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200736 parse_spl_header(SPL_ADDR);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200737 /* or if we booted from MMC, and which one */
738 } else if (boot == BOOT_DEVICE_MMC1) {
739 env_set("mmc_bootdev", "0");
740 } else if (boot == BOOT_DEVICE_MMC2) {
741 env_set("mmc_bootdev", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200742 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200743
Hans de Goedef2219612016-06-26 13:34:42 +0200744 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200745
Hans de Goede1871a8c2015-01-13 19:25:06 +0100746#ifndef CONFIG_MACH_SUN9I
Hans de Goedee13afee2015-04-27 16:50:04 +0200747 ret = sunxi_usb_phy_probe();
748 if (ret)
749 return ret;
Hans de Goede1871a8c2015-01-13 19:25:06 +0100750#endif
Hans de Goeded42faf32015-06-17 15:49:26 +0200751
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800752#ifdef CONFIG_USB_ETHER
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200753 usb_ether_init();
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800754#endif
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200755
Jonathan Liub41d7d02014-06-14 08:59:09 +0200756 return 0;
757}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200758
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200759int ft_board_setup(void *blob, bd_t *bd)
760{
Hans de Goeded75111a2016-03-22 22:51:52 +0100761 int __maybe_unused r;
762
Hans de Goedef2219612016-06-26 13:34:42 +0200763 /*
764 * Call setup_environment again in case the boot fdt has
765 * ethernet aliases the u-boot copy does not have.
766 */
767 setup_environment(blob);
768
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200769#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100770 r = sunxi_simplefb_setup(blob);
771 if (r)
772 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200773#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100774 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200775}
Andre Przywara9ea3c352017-04-26 01:32:44 +0100776
777#ifdef CONFIG_SPL_LOAD_FIT
778int board_fit_config_name_match(const char *name)
779{
Andre Przywara54254ba2017-04-26 01:32:50 +0100780 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
781 const char *cmp_str = (void *)(ulong)SPL_ADDR;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100782
Andre Przywara54254ba2017-04-26 01:32:50 +0100783 /* Check if there is a DT name stored in the SPL header and use that. */
784 if (spl->dt_name_offset) {
785 cmp_str += spl->dt_name_offset;
786 } else {
Andre Przywara9ea3c352017-04-26 01:32:44 +0100787#ifdef CONFIG_DEFAULT_DEVICE_TREE
Andre Przywara54254ba2017-04-26 01:32:50 +0100788 cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100789#else
Andre Przywara54254ba2017-04-26 01:32:50 +0100790 return 0;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100791#endif
Andre Przywara54254ba2017-04-26 01:32:50 +0100792 };
Andre Przywara9ea3c352017-04-26 01:32:44 +0100793
794/* Differentiate the two Pine64 board DTs by their DRAM size. */
795 if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
796 if ((gd->ram_size > 512 * 1024 * 1024))
797 return !strstr(name, "plus");
798 else
799 return !!strstr(name, "plus");
800 } else {
801 return strcmp(name, cmp_str);
802 }
803}
804#endif