blob: 44ed7556d4eaa5fb2b10fb1ab2b9e9f55f0b5e12 [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Stefan Roesefc84a842008-03-07 08:01:43 +01002 * (C) Copyright 2006-2008
Stefan Roese887e2ec2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese887e2ec2006-09-07 11:51:23 +020010 */
11
Larry Johnson214398d2008-01-18 21:49:05 -050012/*
Stefan Roesee8025942007-01-30 17:06:10 +010013 * sequoia.h - configuration for Sequoia & Rainier boards
Larry Johnson214398d2008-01-18 21:49:05 -050014 */
Stefan Roese887e2ec2006-09-07 11:51:23 +020015#ifndef __CONFIG_H
16#define __CONFIG_H
17
Larry Johnson214398d2008-01-18 21:49:05 -050018/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020019 * High Level Configuration Options
Larry Johnson214398d2008-01-18 21:49:05 -050020 */
Stefan Roesee8025942007-01-30 17:06:10 +010021/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
Stefan Roese854bc8d2006-09-13 13:51:58 +020022#ifndef CONFIG_RAINIER
Larry Johnson214398d2008-01-18 21:49:05 -050023#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roese72675dc2008-06-06 15:55:21 +020024#define CONFIG_HOSTNAME sequoia
Stefan Roese854bc8d2006-09-13 13:51:58 +020025#else
Larry Johnson214398d2008-01-18 21:49:05 -050026#define CONFIG_440GRX 1 /* Specific PPC440GRx */
Stefan Roese72675dc2008-06-06 15:55:21 +020027#define CONFIG_HOSTNAME rainier
Stefan Roese854bc8d2006-09-13 13:51:58 +020028#endif
Larry Johnson214398d2008-01-18 21:49:05 -050029#define CONFIG_440 1 /* ... PPC440 family */
30#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese72675dc2008-06-06 15:55:21 +020031
Wolfgang Denk2ae18242010-10-06 09:05:45 +020032#ifndef CONFIG_SYS_TEXT_BASE
33#define CONFIG_SYS_TEXT_BASE 0xFFF80000
34#endif
35
Stefan Roese72675dc2008-06-06 15:55:21 +020036/*
37 * Include common defines/options for all AMCC eval boards
38 */
39#include "amcc-common.h"
40
Jeffrey Manne3b8c782007-05-05 08:32:14 +020041/* Detect Sequoia PLL input clock automatically via CPLD bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \
Jeffrey Mann193b4a32007-05-07 19:42:49 +020043 33333333 : 33000000)
Stefan Roese887e2ec2006-09-07 11:51:23 +020044
Anatolij Gustschinbc778812008-02-21 12:52:29 +010045/*
46 * Define this if you want support for video console with radeon 9200 pci card
Wolfgang Denk14d0a022010-10-07 21:51:12 +020047 * Also set CONFIG_SYS_TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case
Anatolij Gustschinbc778812008-02-21 12:52:29 +010048 */
49#undef CONFIG_VIDEO
50
51#ifdef CONFIG_VIDEO
Stefan Roesed25dfe02007-10-31 17:57:52 +010052/*
53 * 44x dcache supported is working now on sequoia, but we don't enable
54 * it yet since it needs further testing
55 */
Larry Johnson214398d2008-01-18 21:49:05 -050056#define CONFIG_4xx_DCACHE /* enable dcache */
Stefan Roesed25dfe02007-10-31 17:57:52 +010057#endif
58
Larry Johnson214398d2008-01-18 21:49:05 -050059#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
60#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roese887e2ec2006-09-07 11:51:23 +020061
Larry Johnson214398d2008-01-18 21:49:05 -050062/*
63 * Base addresses -- Note these are effective addresses where the actual
64 * resources get mapped (not physical addresses).
65 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_TLB_FOR_BOOT_FLASH 0x0003
67#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
68#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
69#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
70#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
71#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
72#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
73#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
74#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
75#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
76#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese887e2ec2006-09-07 11:51:23 +020077
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_USB2D0_BASE 0xe0000100
79#define CONFIG_SYS_USB_DEVICE 0xe0000000
80#define CONFIG_SYS_USB_HOST 0xe0000400
81#define CONFIG_SYS_BCSR_BASE 0xc0000000
Stefan Roese887e2ec2006-09-07 11:51:23 +020082
Larry Johnson214398d2008-01-18 21:49:05 -050083/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020084 * Initial RAM & stack pointer
Larry Johnson214398d2008-01-18 21:49:05 -050085 */
Stefan Roese887e2ec2006-09-07 11:51:23 +020086/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk553f0982010-10-26 13:32:32 +020088#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020089#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidman800eb092010-09-20 08:51:53 +020090#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Stefan Roese887e2ec2006-09-07 11:51:23 +020091
Larry Johnson214398d2008-01-18 21:49:05 -050092/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020093 * Serial Port
Larry Johnson214398d2008-01-18 21:49:05 -050094 */
Stefan Roese550650d2010-09-20 16:05:31 +020095#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
Stefan Roese887e2ec2006-09-07 11:51:23 +020097
Larry Johnson214398d2008-01-18 21:49:05 -050098/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020099 * Environment
Larry Johnson214398d2008-01-18 21:49:05 -0500100 */
Stefan Roesed8731332009-05-11 13:46:14 +0200101#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
102#define CONFIG_ENV_IS_IN_NAND /* use NAND for environ vars */
103#define CONFIG_ENV_IS_EMBEDDED /* use embedded environment */
104#elif defined(CONFIG_SYS_RAMBOOT)
105#define CONFIG_ENV_IS_NOWHERE /* Store env in memory only */
106#define CONFIG_ENV_SIZE (8 << 10)
107/*
108 * In RAM-booting version, we have no environment storage. So we need to
109 * provide at least preliminary MAC addresses for the 4xx EMAC driver to
110 * register the interfaces. Those two addresses are generated via the
111 * tools/gen_eth_addr tool and should only be used in a closed laboratory
112 * environment.
113 */
114#define CONFIG_ETHADDR 4a:56:49:22:3e:43
115#define CONFIG_ETH1ADDR 02:93:53:d5:06:98
Stefan Roese887e2ec2006-09-07 11:51:23 +0200116#else
Stefan Roesed8731332009-05-11 13:46:14 +0200117#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environ vars */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200118#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200119
Stefan Roesed8731332009-05-11 13:46:14 +0200120#if defined(CONFIG_CMD_FLASH)
Larry Johnson214398d2008-01-18 21:49:05 -0500121/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200122 * FLASH related
Larry Johnson214398d2008-01-18 21:49:05 -0500123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200125#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Stefan Roese887e2ec2006-09-07 11:51:23 +0200128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
130#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
133#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
136#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
139#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200140
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200141#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200142#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200144#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200145
146/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200147#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
148#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200149#endif
Stefan Roesed8731332009-05-11 13:46:14 +0200150#endif /* CONFIG_CMD_FLASH */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200151
Stefan Roese887e2ec2006-09-07 11:51:23 +0200152/*
153 * IPL (Initial Program Loader, integrated inside CPU)
154 * Will load first 4k from NAND (SPL) into cache and execute it from there.
155 *
156 * SPL (Secondary Program Loader)
157 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
158 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
159 * controller and the NAND controller so that the special U-Boot image can be
160 * loaded from NAND to SDRAM.
161 *
162 * NUB (NAND U-Boot)
163 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
164 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
165 *
166 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
167 * set up. While still running from cache, I experienced problems accessing
168 * the NAND controller. sr - 2006-08-25
169 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
171#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
172#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
173#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
174#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
Larry Johnson214398d2008-01-18 21:49:05 -0500175 /* this addr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200177
178/*
179 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
182#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) /* Size of RAM U-Boot image */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200183
184/*
185 * Now the NAND chip has to be defined (no autodetection used!)
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
188#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
189#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
190#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
191#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_NAND_ECCSIZE 256
194#define CONFIG_SYS_NAND_ECCBYTES 3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_NAND_OOBSIZE 16
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roese9d909602007-06-01 15:29:04 +0200197
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200198#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roesed12ae802006-09-12 20:19:10 +0200199/*
200 * For NAND booting the environment is embedded in the U-Boot image. Please take
201 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
204#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200206#endif
207
Larry Johnson214398d2008-01-18 21:49:05 -0500208/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200209 * DDR SDRAM
Larry Johnson214398d2008-01-18 21:49:05 -0500210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
Stefan Roesed8731332009-05-11 13:46:14 +0200212#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \
213 !defined(CONFIG_SYS_RAMBOOT)
Larry Johnson214398d2008-01-18 21:49:05 -0500214#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Stefan Roese02388982007-01-05 10:38:05 +0100215#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
Stefan Roese14f73ca2008-03-26 10:14:11 +0100217 /* 440EPx errata CHIP 11 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200218
Larry Johnson214398d2008-01-18 21:49:05 -0500219/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200220 * I2C
Larry Johnson214398d2008-01-18 21:49:05 -0500221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_I2C_MULTI_EEPROMS
225#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
226#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
227#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
228#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese887e2ec2006-09-07 11:51:23 +0200229
Stefan Roesecfc25872009-10-19 16:19:36 +0200230/* I2C bootstrap EEPROM */
231#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
232#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
233#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
234
Stefan Roese887e2ec2006-09-07 11:51:23 +0200235/* I2C SYSMON (LM75, AD7414 is almost compatible) */
Larry Johnson214398d2008-01-18 21:49:05 -0500236#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
237#define CONFIG_DTT_AD7414 1 /* use AD7414 */
238#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_DTT_MAX_TEMP 70
240#define CONFIG_SYS_DTT_LOW_TEMP -30
241#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roese887e2ec2006-09-07 11:51:23 +0200242
Stefan Roese72675dc2008-06-06 15:55:21 +0200243/*
244 * Default environment variables
245 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200246#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese72675dc2008-06-06 15:55:21 +0200247 CONFIG_AMCC_DEF_ENV \
248 CONFIG_AMCC_DEF_ENV_POWERPC \
249 CONFIG_AMCC_DEF_ENV_PPC_OLD \
250 CONFIG_AMCC_DEF_ENV_NOR_UPD \
251 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese4ef62512006-11-20 20:39:52 +0100252 "kernel_addr=FC000000\0" \
253 "ramdisk_addr=FC180000\0" \
Stefan Roese887e2ec2006-09-07 11:51:23 +0200254 ""
Stefan Roese887e2ec2006-09-07 11:51:23 +0200255
256#define CONFIG_M88E1111_PHY 1
257#define CONFIG_IBM_EMAC4_V4 1
Stefan Roese887e2ec2006-09-07 11:51:23 +0200258#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
259
Larry Johnson214398d2008-01-18 21:49:05 -0500260#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200261#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
262
263#define CONFIG_HAS_ETH0
Stefan Roese887e2ec2006-09-07 11:51:23 +0200264#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
265#define CONFIG_PHY1_ADDR 1
266
267/* USB */
Stefan Roese854bc8d2006-09-13 13:51:58 +0200268#ifdef CONFIG_440EPX
Chris Zhang559e2c82010-01-06 13:34:06 -0800269
270#undef CONFIG_USB_EHCI /* OHCI by default */
271
272#ifdef CONFIG_USB_EHCI
273#define CONFIG_USB_EHCI_PPC4XX
274#define CONFIG_SYS_PPC4XX_USB_ADDR 0xe0000300
275#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
276#define CONFIG_EHCI_MMIO_BIG_ENDIAN
277#define CONFIG_EHCI_DESC_BIG_ENDIAN
Chris Zhang559e2c82010-01-06 13:34:06 -0800278#else /* CONFIG_USB_EHCI */
Matthias Fuchs2d146842007-11-09 15:37:53 +0100279#define CONFIG_USB_OHCI_NEW
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchs2d146842007-11-09 15:37:53 +0100281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
283#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
284#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
285#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
286#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Chris Zhang559e2c82010-01-06 13:34:06 -0800287#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200288
Chris Zhang559e2c82010-01-06 13:34:06 -0800289#define CONFIG_USB_STORAGE
Stefan Roese887e2ec2006-09-07 11:51:23 +0200290/* Comment this out to enable USB 1.1 device */
291#define USB_2_0_DEVICE
292
Stefan Roese854bc8d2006-09-13 13:51:58 +0200293#endif /* CONFIG_440EPX */
294
Stefan Roese887e2ec2006-09-07 11:51:23 +0200295/* Partitions */
296#define CONFIG_MAC_PARTITION
297#define CONFIG_DOS_PARTITION
298#define CONFIG_ISO_PARTITION
299
Jon Loeliger46da1e92007-07-04 22:33:30 -0500300/*
Stefan Roese72675dc2008-06-06 15:55:21 +0200301 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger079a1362007-07-10 10:12:10 -0500302 */
Stefan Roesecfc25872009-10-19 16:19:36 +0200303#define CONFIG_CMD_CHIP_CONFIG
Jon Loeliger46da1e92007-07-04 22:33:30 -0500304#define CONFIG_CMD_DTT
Jon Loeliger46da1e92007-07-04 22:33:30 -0500305#define CONFIG_CMD_FAT
Jon Loeliger46da1e92007-07-04 22:33:30 -0500306#define CONFIG_CMD_NAND
Jon Loeliger46da1e92007-07-04 22:33:30 -0500307#define CONFIG_CMD_PCI
Jon Loeliger46da1e92007-07-04 22:33:30 -0500308#define CONFIG_CMD_SDRAM
309
310#ifdef CONFIG_440EPX
311#define CONFIG_CMD_USB
312#endif
313
Stefan Roese9de469b2007-08-16 10:18:33 +0200314#ifndef CONFIG_RAINIER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_POST_FPU_ON CONFIG_SYS_POST_FPU
Stefan Roese9de469b2007-08-16 10:18:33 +0200316#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_POST_FPU_ON 0
Stefan Roese9de469b2007-08-16 10:18:33 +0200318#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200319
Stefan Roese9a929172009-04-15 14:06:26 +0200320/*
321 * Don't run the memory POST on the NAND-booting version. It will
322 * overwrite part of the U-Boot image which is already loaded from NAND
323 * to SDRAM.
324 */
Stefan Roesed8731332009-05-11 13:46:14 +0200325#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_SYS_RAMBOOT)
Stefan Roese9a929172009-04-15 14:06:26 +0200326#define CONFIG_SYS_POST_MEMORY_ON 0
327#else
328#define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
329#endif
330
Igor Lisitsina11e0692007-03-28 19:06:19 +0400331/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
333 CONFIG_SYS_POST_CPU | \
334 CONFIG_SYS_POST_ETHER | \
Stefan Roese9a929172009-04-15 14:06:26 +0200335 CONFIG_SYS_POST_FPU_ON | \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336 CONFIG_SYS_POST_I2C | \
Stefan Roese9a929172009-04-15 14:06:26 +0200337 CONFIG_SYS_POST_MEMORY_ON | \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338 CONFIG_SYS_POST_SPR | \
339 CONFIG_SYS_POST_UART)
Igor Lisitsina11e0692007-03-28 19:06:19 +0400340
Igor Lisitsina11e0692007-03-28 19:06:19 +0400341#define CONFIG_LOGBUFFER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Igor Lisitsina11e0692007-03-28 19:06:19 +0400343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Igor Lisitsina11e0692007-03-28 19:06:19 +0400345
Stefan Roese887e2ec2006-09-07 11:51:23 +0200346#define CONFIG_SUPPORT_VFAT
347
Larry Johnson214398d2008-01-18 21:49:05 -0500348/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200349 * PCI stuff
Larry Johnson214398d2008-01-18 21:49:05 -0500350 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200351/* General PCI */
Larry Johnson214398d2008-01-18 21:49:05 -0500352#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000353#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Larry Johnson214398d2008-01-18 21:49:05 -0500354#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Larry Johnson214398d2008-01-18 21:49:05 -0500356#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
358 /* CONFIG_SYS_PCI_MEMBASE */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200359/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCI_TARGET_INIT
361#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roesea760b022009-11-12 16:41:09 +0100362#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
Stefan Roese887e2ec2006-09-07 11:51:23 +0200363
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
365#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200366
367/*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200368 * External Bus Controller (EBC) Setup
Larry Johnson214398d2008-01-18 21:49:05 -0500369 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200370
371/*
372 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
373 */
Stefan Roesed8731332009-05-11 13:46:14 +0200374#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \
375 !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
Larry Johnson214398d2008-01-18 21:49:05 -0500377/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_EBC_PB0AP 0x03017200
379#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200380
Larry Johnson214398d2008-01-18 21:49:05 -0500381/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_EBC_PB3AP 0x018003c0
383#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200384#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Larry Johnson214398d2008-01-18 21:49:05 -0500386/* Memory Bank 3 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_EBC_PB3AP 0x03017200
388#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200389
Larry Johnson214398d2008-01-18 21:49:05 -0500390/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_EBC_PB0AP 0x018003c0
392#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200393#endif
394
Larry Johnson214398d2008-01-18 21:49:05 -0500395/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_EBC_PB2AP 0x24814580
397#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x38000)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200398
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_BCSR5_PCI66EN 0x80
Stefan Roese5a5958b2007-10-15 11:29:33 +0200400
Larry Johnson214398d2008-01-18 21:49:05 -0500401/*
Stefan Roese43a2b0e2006-10-20 14:28:52 +0200402 * NAND FLASH
Larry Johnson214398d2008-01-18 21:49:05 -0500403 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
406#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese43a2b0e2006-10-20 14:28:52 +0200407
Larry Johnson214398d2008-01-18 21:49:05 -0500408/*
Lawrence R. Johnsonb05e8bf2008-01-04 02:11:56 -0500409 * PPC440 GPIO Configuration
410 */
411/* test-only: take GPIO init from pcs440ep ???? in config file */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Lawrence R. Johnsonb05e8bf2008-01-04 02:11:56 -0500413{ \
414/* GPIO Core 0 */ \
415{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
416{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
417{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
418{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
419{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
420{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
421{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
422{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
423{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
424{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
425{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
426{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
427{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
428{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
429{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \
430{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
431{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
432{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
433{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
434{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
435{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
436{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
437{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
438{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
439{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
440{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
441{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
442{GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
443{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \
444{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
445{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
446{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
447}, \
448{ \
449/* GPIO Core 1 */ \
450{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
451{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
Steven A. Falcoeab10072008-08-06 15:42:52 -0400452{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
453{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
454{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \
455{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
456{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \
457{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \
Lawrence R. Johnsonb05e8bf2008-01-04 02:11:56 -0500458{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
459{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
460{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
461{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
462{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
463{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
464{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
465{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
466{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
467{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
468{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
469{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
470{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
471{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
472{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
473{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
474{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
475{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
476{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
477{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
478{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
479{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
480{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
481{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
482} \
483}
484
Anatolij Gustschinbc778812008-02-21 12:52:29 +0100485#ifdef CONFIG_VIDEO
486#define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */
487#define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */
488#define VIDEO_IO_OFFSET 0xe8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Anatolij Gustschinbc778812008-02-21 12:52:29 +0100490#define CONFIG_VIDEO_SW_CURSOR
491#define CONFIG_VIDEO_LOGO
492#define CONFIG_CFB_CONSOLE
493#define CONFIG_SPLASH_SCREEN
494#define CONFIG_VGA_AS_SINGLE_DEVICE
495#define CONFIG_CMD_BMP
496#endif
497
Larry Johnson214398d2008-01-18 21:49:05 -0500498#endif /* __CONFIG_H */