Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1 | menu "mpc85xx CPU" |
| 2 | depends on MPC85xx |
| 3 | |
| 4 | config SYS_CPU |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 5 | default "mpc85xx" |
| 6 | |
Simon Glass | 230ecd7 | 2017-05-17 03:25:15 -0600 | [diff] [blame] | 7 | config CMD_ERRATA |
| 8 | bool "Enable the 'errata' command" |
| 9 | depends on MPC85xx |
| 10 | default y |
| 11 | help |
| 12 | This enables the 'errata' command which displays a list of errata |
| 13 | work-arounds which are enabled for the current board. |
| 14 | |
Pali Rohár | 786d9f1 | 2022-05-11 20:57:31 +0200 | [diff] [blame] | 15 | config FSL_PREPBL_ESDHC_BOOT_SECTOR |
| 16 | bool "Generate QorIQ pre-PBL eSDHC boot sector" |
| 17 | depends on MPC85xx |
Marek Behún | 1e1d12a | 2022-09-15 16:08:27 +0200 | [diff] [blame^] | 18 | depends on SDCARD |
Pali Rohár | 786d9f1 | 2022-05-11 20:57:31 +0200 | [diff] [blame] | 19 | help |
| 20 | With this option final image would have prepended QorIQ pre-PBL eSDHC |
| 21 | boot sector suitable for SD card images. This boot sector instruct |
| 22 | BootROM to configure L2 SRAM and eSDHC then load image from SD card |
| 23 | into L2 SRAM and finally jump to image entry point. |
| 24 | |
| 25 | This is alternative to Freescale boot_format tool, but works only for |
| 26 | SD card images and only for L2 SRAM booting. U-Boot images generated |
| 27 | with this option should not passed to boot_format tool. |
| 28 | |
| 29 | For other configuration like booting from eSPI or configuring SDRAM |
| 30 | please use Freescale boot_format tool without this option. See file |
| 31 | doc/README.mpc85xx-sd-spi-boot |
| 32 | |
| 33 | config FSL_PREPBL_ESDHC_BOOT_SECTOR_START |
| 34 | int "QorIQ pre-PBL eSDHC boot sector start offset" |
| 35 | depends on FSL_PREPBL_ESDHC_BOOT_SECTOR |
| 36 | range 0 23 |
| 37 | default 0 |
| 38 | help |
| 39 | QorIQ pre-PBL eSDHC boot sector may be located on one of the first |
| 40 | 24 SD card sectors. Select SD card sector on which final U-Boot |
| 41 | image (with this boot sector) would be installed. |
| 42 | |
| 43 | By default first SD card sector (0) is used. But this may be changed |
| 44 | to allow installing U-Boot image on some partition (with fixed start |
| 45 | sector). |
| 46 | |
| 47 | Please note that any sector on SD card prior this boot sector must |
| 48 | not contain ASCII "BOOT" bytes at sector offset 0x40. |
| 49 | |
| 50 | config FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA |
| 51 | int "Relative data sector for QorIQ pre-PBL eSDHC boot sector" |
| 52 | depends on FSL_PREPBL_ESDHC_BOOT_SECTOR |
| 53 | default 1 |
| 54 | range 1 8388607 |
| 55 | help |
| 56 | Select data sector from the beginning of QorIQ pre-PBL eSDHC boot |
| 57 | sector on which would be stored raw U-Boot image. |
| 58 | |
| 59 | By default is it second sector (1) which is the first available free |
| 60 | sector (on the first sector is stored boot sector). It can be any |
| 61 | sector number which offset in bytes can be expressed by 32-bit number. |
| 62 | |
| 63 | In case this final U-Boot image (with this boot sector) is put on |
| 64 | the FAT32 partition into reserved boot area, this data sector needs |
| 65 | to be at least 2 (third sector) because FAT32 use second sector for |
| 66 | its data. |
| 67 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 68 | choice |
| 69 | prompt "Target select" |
Joe Hershberger | a26cd04 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 70 | optional |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 71 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 72 | config TARGET_SOCRATES |
| 73 | bool "Support socrates" |
York Sun | 25cb74b | 2016-11-15 13:57:15 -0800 | [diff] [blame] | 74 | select ARCH_MPC8544 |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 75 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 76 | config TARGET_P3041DS |
| 77 | bool "Support P3041DS" |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 78 | select PHYS_64BIT |
York Sun | 5e5fdd2 | 2016-11-18 11:20:40 -0800 | [diff] [blame] | 79 | select ARCH_P3041 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 80 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 81 | select FSL_NGPIXIS |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 82 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 83 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 84 | |
| 85 | config TARGET_P4080DS |
| 86 | bool "Support P4080DS" |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 87 | select PHYS_64BIT |
York Sun | e71372c | 2016-11-18 11:24:40 -0800 | [diff] [blame] | 88 | select ARCH_P4080 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 89 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 90 | select FSL_NGPIXIS |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 91 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 92 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 93 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 94 | config TARGET_P5040DS |
| 95 | bool "Support P5040DS" |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 96 | select PHYS_64BIT |
York Sun | 9539036 | 2016-11-18 11:39:36 -0800 | [diff] [blame] | 97 | select ARCH_P5040 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 98 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 99 | select FSL_NGPIXIS |
| 100 | select SYS_FSL_RAID_ENGINE |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 101 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 102 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 103 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 104 | config TARGET_MPC8548CDS |
| 105 | bool "Support MPC8548CDS" |
York Sun | 281ed4c | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 106 | select ARCH_MPC8548 |
Rajesh Bhagat | c8c0170 | 2021-02-15 09:46:14 +0100 | [diff] [blame] | 107 | select FSL_VIA |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 108 | select SYS_CACHE_SHIFT_5 |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 109 | |
York Sun | 7601686 | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 110 | config TARGET_P1010RDB_PA |
| 111 | bool "Support P1010RDB_PA" |
| 112 | select ARCH_P1010 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 113 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
York Sun | 7601686 | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 114 | select SUPPORT_SPL |
| 115 | select SUPPORT_TPL |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 116 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 117 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 118 | imply PANIC_HANG |
York Sun | 7601686 | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 119 | |
| 120 | config TARGET_P1010RDB_PB |
| 121 | bool "Support P1010RDB_PB" |
York Sun | 7d5f9f8 | 2016-11-16 13:08:52 -0800 | [diff] [blame] | 122 | select ARCH_P1010 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 123 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 124 | select SUPPORT_SPL |
Masahiro Yamada | cf6bbe4 | 2014-10-20 17:45:57 +0900 | [diff] [blame] | 125 | select SUPPORT_TPL |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 126 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 127 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 128 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 129 | |
York Sun | aa14620 | 2016-11-17 13:52:44 -0800 | [diff] [blame] | 130 | config TARGET_P1020RDB_PC |
| 131 | bool "Support P1020RDB-PC" |
| 132 | select SUPPORT_SPL |
| 133 | select SUPPORT_TPL |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 134 | select ARCH_P1020 |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 135 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 136 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 137 | imply PANIC_HANG |
York Sun | aa14620 | 2016-11-17 13:52:44 -0800 | [diff] [blame] | 138 | |
York Sun | f404b66 | 2016-11-17 13:53:33 -0800 | [diff] [blame] | 139 | config TARGET_P1020RDB_PD |
| 140 | bool "Support P1020RDB-PD" |
| 141 | select SUPPORT_SPL |
| 142 | select SUPPORT_TPL |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 143 | select ARCH_P1020 |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 144 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 145 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 146 | imply PANIC_HANG |
York Sun | f404b66 | 2016-11-17 13:53:33 -0800 | [diff] [blame] | 147 | |
York Sun | 8435aa7 | 2016-11-17 14:19:18 -0800 | [diff] [blame] | 148 | config TARGET_P2020RDB |
| 149 | bool "Support P2020RDB-PC" |
| 150 | select SUPPORT_SPL |
| 151 | select SUPPORT_TPL |
York Sun | 4593637 | 2016-11-18 11:08:43 -0800 | [diff] [blame] | 152 | select ARCH_P2020 |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 153 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 154 | imply CMD_SATA |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 155 | imply SATA_SIL |
York Sun | 8435aa7 | 2016-11-17 14:19:18 -0800 | [diff] [blame] | 156 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 157 | config TARGET_P2041RDB |
| 158 | bool "Support P2041RDB" |
York Sun | ce040c8 | 2016-11-18 11:15:21 -0800 | [diff] [blame] | 159 | select ARCH_P2041 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 160 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 161 | select FSL_CORENET |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 162 | select PHYS_64BIT |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 163 | imply CMD_SATA |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 164 | imply FSL_SATA |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 165 | |
| 166 | config TARGET_QEMU_PPCE500 |
| 167 | bool "Support qemu-ppce500" |
York Sun | 1034340 | 2016-11-18 12:29:51 -0800 | [diff] [blame] | 168 | select ARCH_QEMU_E500 |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 169 | select PHYS_64BIT |
Tom Rini | 5a44618 | 2022-06-25 11:02:44 -0400 | [diff] [blame] | 170 | select SYS_RAMBOOT |
Simon Glass | 239d22c | 2021-12-16 20:59:36 -0700 | [diff] [blame] | 171 | imply OF_HAS_PRIOR_STAGE |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 172 | |
York Sun | 08c7529 | 2016-11-18 12:45:44 -0800 | [diff] [blame] | 173 | config TARGET_T1024RDB |
| 174 | bool "Support T1024RDB" |
York Sun | e5d5f5a | 2016-11-18 13:01:34 -0800 | [diff] [blame] | 175 | select ARCH_T1024 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 176 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Shengzhou Liu | 48c6f32 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 177 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 178 | select PHYS_64BIT |
Rajesh Bhagat | 3241312 | 2019-02-01 05:22:01 +0000 | [diff] [blame] | 179 | select FSL_DDR_INTERACTIVE |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 180 | imply CMD_EEPROM |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 181 | imply PANIC_HANG |
Shengzhou Liu | 48c6f32 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 182 | |
York Sun | 95a809b | 2016-11-18 13:19:39 -0800 | [diff] [blame] | 183 | config TARGET_T1042RDB |
| 184 | bool "Support T1042RDB" |
York Sun | 5449c98 | 2016-11-18 13:36:39 -0800 | [diff] [blame] | 185 | select ARCH_T1042 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 186 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 187 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 188 | select PHYS_64BIT |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 189 | |
York Sun | 319ed24 | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 190 | config TARGET_T1042D4RDB |
| 191 | bool "Support T1042D4RDB" |
| 192 | select ARCH_T1042 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 193 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
York Sun | 319ed24 | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 194 | select SUPPORT_SPL |
| 195 | select PHYS_64BIT |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 196 | imply PANIC_HANG |
York Sun | 319ed24 | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 197 | |
York Sun | 55ed8ae | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 198 | config TARGET_T1042RDB_PI |
| 199 | bool "Support T1042RDB_PI" |
| 200 | select ARCH_T1042 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 201 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
York Sun | 55ed8ae | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 202 | select SUPPORT_SPL |
| 203 | select PHYS_64BIT |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 204 | imply PANIC_HANG |
York Sun | 55ed8ae | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 205 | |
York Sun | 638d5be | 2016-11-21 12:46:58 -0800 | [diff] [blame] | 206 | config TARGET_T2080QDS |
| 207 | bool "Support T2080QDS" |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 208 | select ARCH_T2080 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 209 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 210 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 211 | select PHYS_64BIT |
Rajesh Bhagat | 3241312 | 2019-02-01 05:22:01 +0000 | [diff] [blame] | 212 | select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE |
| 213 | select FSL_DDR_INTERACTIVE |
Peng Ma | a2d4cb2 | 2019-12-23 09:28:12 +0000 | [diff] [blame] | 214 | imply CMD_SATA |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 215 | |
York Sun | 01671e6 | 2016-11-21 12:57:22 -0800 | [diff] [blame] | 216 | config TARGET_T2080RDB |
| 217 | bool "Support T2080RDB" |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 218 | select ARCH_T2080 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 219 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 220 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 221 | select PHYS_64BIT |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 222 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 223 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 224 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 225 | config TARGET_T4240RDB |
| 226 | bool "Support T4240RDB" |
York Sun | 26bc57d | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 227 | select ARCH_T4240 |
Chunhe Lan | 373762c | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 228 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 229 | select PHYS_64BIT |
Rajesh Bhagat | 3241312 | 2019-02-01 05:22:01 +0000 | [diff] [blame] | 230 | select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 231 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 232 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 233 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 234 | config TARGET_KMP204X |
| 235 | bool "Support kmp204x" |
Pascal Linder | c0fed3a | 2019-06-18 13:27:47 +0200 | [diff] [blame] | 236 | select VENDOR_KM |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 237 | |
Niel Fourie | 37bfd9c | 2021-01-21 13:19:20 +0100 | [diff] [blame] | 238 | config TARGET_KMCENT2 |
| 239 | bool "Support kmcent2" |
| 240 | select VENDOR_KM |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 241 | select FSL_CORENET |
Niel Fourie | 37bfd9c | 2021-01-21 13:19:20 +0100 | [diff] [blame] | 242 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 243 | endchoice |
| 244 | |
York Sun | b41f192 | 2016-11-18 11:56:57 -0800 | [diff] [blame] | 245 | config ARCH_B4420 |
| 246 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 247 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 248 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 249 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 250 | select FSL_LAW |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 251 | select HETROGENOUS_CLUSTERS |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 252 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 253 | select SYS_FSL_ERRATUM_A004477 |
| 254 | select SYS_FSL_ERRATUM_A005871 |
| 255 | select SYS_FSL_ERRATUM_A006379 |
| 256 | select SYS_FSL_ERRATUM_A006384 |
| 257 | select SYS_FSL_ERRATUM_A006475 |
| 258 | select SYS_FSL_ERRATUM_A006593 |
| 259 | select SYS_FSL_ERRATUM_A007075 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 260 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 261 | select SYS_FSL_ERRATUM_A007212 |
| 262 | select SYS_FSL_ERRATUM_A009942 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 263 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 264 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 265 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 266 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 267 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 268 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 269 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 270 | select SYS_FSL_USB1_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 271 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 272 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 273 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 274 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 275 | imply CMD_REGINFO |
York Sun | b41f192 | 2016-11-18 11:56:57 -0800 | [diff] [blame] | 276 | |
York Sun | 3006ebc | 2016-11-18 11:44:43 -0800 | [diff] [blame] | 277 | config ARCH_B4860 |
| 278 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 279 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 280 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 281 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 282 | select FSL_LAW |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 283 | select HETROGENOUS_CLUSTERS |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 284 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 285 | select SYS_FSL_ERRATUM_A004477 |
| 286 | select SYS_FSL_ERRATUM_A005871 |
| 287 | select SYS_FSL_ERRATUM_A006379 |
| 288 | select SYS_FSL_ERRATUM_A006384 |
| 289 | select SYS_FSL_ERRATUM_A006475 |
| 290 | select SYS_FSL_ERRATUM_A006593 |
| 291 | select SYS_FSL_ERRATUM_A007075 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 292 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 293 | select SYS_FSL_ERRATUM_A007212 |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 294 | select SYS_FSL_ERRATUM_A007907 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 295 | select SYS_FSL_ERRATUM_A009942 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 296 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 297 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 298 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 299 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 300 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 301 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 302 | select SYS_FSL_SRIO_LIODN |
| 303 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 304 | select SYS_FSL_USB1_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 305 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 306 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 307 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 308 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 309 | imply CMD_REGINFO |
York Sun | 3006ebc | 2016-11-18 11:44:43 -0800 | [diff] [blame] | 310 | |
York Sun | 115d60c | 2016-11-15 14:09:50 -0800 | [diff] [blame] | 311 | config ARCH_BSC9131 |
| 312 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 313 | select FSL_LAW |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 314 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 315 | select SYS_FSL_ERRATUM_A004477 |
| 316 | select SYS_FSL_ERRATUM_A005125 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 317 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 318 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 319 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 320 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 321 | select SYS_FSL_SEC_COMPAT_4 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 322 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 323 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 324 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 325 | imply CMD_REGINFO |
York Sun | 115d60c | 2016-11-15 14:09:50 -0800 | [diff] [blame] | 326 | |
| 327 | config ARCH_BSC9132 |
| 328 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 329 | select FSL_LAW |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 330 | select SYS_FSL_DDR_VER_46 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 331 | select SYS_FSL_ERRATUM_A004477 |
| 332 | select SYS_FSL_ERRATUM_A005125 |
| 333 | select SYS_FSL_ERRATUM_A005434 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 334 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 335 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 336 | select SYS_FSL_ERRATUM_IFC_A002769 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 337 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 338 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 339 | select SYS_FSL_HAS_SEC |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 340 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 341 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 342 | select SYS_FSL_SEC_COMPAT_4 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 343 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 344 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 345 | imply CMD_EEPROM |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 346 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 347 | imply CMD_NAND |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 348 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 349 | imply CMD_REGINFO |
York Sun | 115d60c | 2016-11-15 14:09:50 -0800 | [diff] [blame] | 350 | |
York Sun | 4fd6474 | 2016-11-15 18:44:22 -0800 | [diff] [blame] | 351 | config ARCH_C29X |
| 352 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 353 | select FSL_LAW |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 354 | select SYS_FSL_DDR_VER_46 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 355 | select SYS_FSL_ERRATUM_A005125 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 356 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 357 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 358 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 359 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 360 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 361 | select SYS_FSL_SEC_COMPAT_6 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 362 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 363 | select FSL_IFC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 364 | imply CMD_NAND |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 365 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 366 | imply CMD_REGINFO |
York Sun | 4fd6474 | 2016-11-15 18:44:22 -0800 | [diff] [blame] | 367 | |
York Sun | 24ad75a | 2016-11-16 11:06:47 -0800 | [diff] [blame] | 368 | config ARCH_MPC8536 |
| 369 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 370 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 371 | select SYS_FSL_ERRATUM_A004508 |
| 372 | select SYS_FSL_ERRATUM_A005125 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 373 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 374 | select SYS_FSL_HAS_DDR2 |
| 375 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 376 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 377 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 378 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 379 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 380 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 381 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 382 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 383 | imply CMD_REGINFO |
York Sun | 24ad75a | 2016-11-16 11:06:47 -0800 | [diff] [blame] | 384 | |
York Sun | 7f82521 | 2016-11-16 11:13:06 -0800 | [diff] [blame] | 385 | config ARCH_MPC8540 |
| 386 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 387 | select FSL_LAW |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 388 | select SYS_FSL_HAS_DDR1 |
York Sun | 7f82521 | 2016-11-16 11:13:06 -0800 | [diff] [blame] | 389 | |
York Sun | 25cb74b | 2016-11-15 13:57:15 -0800 | [diff] [blame] | 390 | config ARCH_MPC8544 |
| 391 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 392 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 393 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 394 | select SYS_CACHE_SHIFT_5 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 395 | select SYS_FSL_ERRATUM_A005125 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 396 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 397 | select SYS_FSL_HAS_DDR2 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 398 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 399 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 400 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 401 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 402 | select FSL_ELBC |
York Sun | 25cb74b | 2016-11-15 13:57:15 -0800 | [diff] [blame] | 403 | |
York Sun | 281ed4c | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 404 | config ARCH_MPC8548 |
| 405 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 406 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 407 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 408 | select SYS_FSL_ERRATUM_A005125 |
| 409 | select SYS_FSL_ERRATUM_NMG_DDR120 |
| 410 | select SYS_FSL_ERRATUM_NMG_LBC103 |
| 411 | select SYS_FSL_ERRATUM_NMG_ETSEC129 |
| 412 | select SYS_FSL_ERRATUM_I2C_A004447 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 413 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 414 | select SYS_FSL_HAS_DDR2 |
| 415 | select SYS_FSL_HAS_DDR1 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 416 | select SYS_FSL_HAS_SEC |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 417 | select SYS_FSL_RMU |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 418 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 419 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 420 | select SYS_PPC_E500_USE_DEBUG_TLB |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 421 | imply CMD_REGINFO |
York Sun | 281ed4c | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 422 | |
York Sun | 99d0a31 | 2016-11-16 11:26:45 -0800 | [diff] [blame] | 423 | config ARCH_MPC8560 |
| 424 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 425 | select FSL_LAW |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 426 | select SYS_FSL_HAS_DDR1 |
York Sun | 99d0a31 | 2016-11-16 11:26:45 -0800 | [diff] [blame] | 427 | |
York Sun | 7d5f9f8 | 2016-11-16 13:08:52 -0800 | [diff] [blame] | 428 | config ARCH_P1010 |
| 429 | bool |
Tom Rini | fdd0da4 | 2022-03-11 09:11:59 -0500 | [diff] [blame] | 430 | select A003399_NOR_WORKAROUND if SYS_FSL_ERRATUM_IFC_A003399 && !SPL |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 431 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 432 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 433 | select SYS_CACHE_SHIFT_5 |
Tom Rini | f76750d | 2021-12-11 14:55:51 -0500 | [diff] [blame] | 434 | select SYS_HAS_SERDES |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 435 | select SYS_FSL_ERRATUM_A004477 |
| 436 | select SYS_FSL_ERRATUM_A004508 |
| 437 | select SYS_FSL_ERRATUM_A005125 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 438 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 439 | select SYS_FSL_ERRATUM_A006261 |
| 440 | select SYS_FSL_ERRATUM_A007075 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 441 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 442 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 443 | select SYS_FSL_ERRATUM_IFC_A002769 |
| 444 | select SYS_FSL_ERRATUM_P1010_A003549 |
| 445 | select SYS_FSL_ERRATUM_SEC_A003571 |
| 446 | select SYS_FSL_ERRATUM_IFC_A003399 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 447 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 448 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 449 | select SYS_FSL_HAS_SEC |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 450 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 451 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 452 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 453 | select SYS_FSL_USB1_PHY_ENABLE |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 454 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 455 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 456 | imply CMD_EEPROM |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 457 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 458 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 459 | imply CMD_SATA |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 460 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 461 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 462 | imply FSL_SATA |
Simon Glass | d6b318d | 2021-12-18 11:27:50 -0700 | [diff] [blame] | 463 | imply TIMESTAMP |
York Sun | 7d5f9f8 | 2016-11-16 13:08:52 -0800 | [diff] [blame] | 464 | |
York Sun | 1cdd96f | 2016-11-16 15:54:15 -0800 | [diff] [blame] | 465 | config ARCH_P1011 |
| 466 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 467 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 468 | select SYS_FSL_ERRATUM_A004508 |
| 469 | select SYS_FSL_ERRATUM_A005125 |
| 470 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 471 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 472 | select FSL_PCIE_DISABLE_ASPM |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 473 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 474 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 475 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 476 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 477 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 478 | select FSL_ELBC |
York Sun | 1cdd96f | 2016-11-16 15:54:15 -0800 | [diff] [blame] | 479 | |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 480 | config ARCH_P1020 |
| 481 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 482 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 483 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 484 | select SYS_CACHE_SHIFT_5 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 485 | select SYS_FSL_ERRATUM_A004508 |
| 486 | select SYS_FSL_ERRATUM_A005125 |
| 487 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 488 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 489 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 490 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 491 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 492 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 493 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 494 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 495 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 496 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 497 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 498 | imply CMD_SATA |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 499 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 500 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 501 | imply SATA_SIL |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 502 | |
York Sun | a990799 | 2016-11-18 10:59:02 -0800 | [diff] [blame] | 503 | config ARCH_P1021 |
| 504 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 505 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 506 | select SYS_FSL_ERRATUM_A004508 |
| 507 | select SYS_FSL_ERRATUM_A005125 |
| 508 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 509 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 510 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 511 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 512 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 513 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 514 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 515 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 516 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 517 | select FSL_ELBC |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 518 | imply CMD_REGINFO |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 519 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 520 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 521 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 522 | imply SATA_SIL |
York Sun | a990799 | 2016-11-18 10:59:02 -0800 | [diff] [blame] | 523 | |
York Sun | 9bb1d6b | 2016-11-16 15:45:31 -0800 | [diff] [blame] | 524 | config ARCH_P1023 |
| 525 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 526 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 527 | select SYS_FSL_ERRATUM_A004508 |
| 528 | select SYS_FSL_ERRATUM_A005125 |
| 529 | select SYS_FSL_ERRATUM_I2C_A004447 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 530 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 531 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 532 | select SYS_FSL_HAS_SEC |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 533 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 534 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 535 | select SYS_FSL_SEC_COMPAT_4 |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 536 | select FSL_ELBC |
York Sun | 9bb1d6b | 2016-11-16 15:45:31 -0800 | [diff] [blame] | 537 | |
York Sun | 52b6f13 | 2016-11-18 11:00:57 -0800 | [diff] [blame] | 538 | config ARCH_P1024 |
| 539 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 540 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 541 | select SYS_FSL_ERRATUM_A004508 |
| 542 | select SYS_FSL_ERRATUM_A005125 |
| 543 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 544 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 545 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 546 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 547 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 548 | select SYS_FSL_HAS_SEC |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 549 | select SYS_FSL_RMU |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 550 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 551 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 552 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 553 | select FSL_ELBC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 554 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 555 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 556 | imply CMD_SATA |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 557 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 558 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 559 | imply SATA_SIL |
York Sun | 52b6f13 | 2016-11-18 11:00:57 -0800 | [diff] [blame] | 560 | |
York Sun | 4167a67 | 2016-11-18 11:05:38 -0800 | [diff] [blame] | 561 | config ARCH_P1025 |
| 562 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 563 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 564 | select SYS_FSL_ERRATUM_A004508 |
| 565 | select SYS_FSL_ERRATUM_A005125 |
| 566 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 567 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 568 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 569 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 570 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 571 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 572 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 573 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 574 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 575 | select FSL_ELBC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 576 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 577 | imply CMD_REGINFO |
York Sun | 4167a67 | 2016-11-18 11:05:38 -0800 | [diff] [blame] | 578 | |
York Sun | 4593637 | 2016-11-18 11:08:43 -0800 | [diff] [blame] | 579 | config ARCH_P2020 |
| 580 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 581 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 582 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 583 | select SYS_CACHE_SHIFT_5 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 584 | select SYS_FSL_ERRATUM_A004477 |
| 585 | select SYS_FSL_ERRATUM_A004508 |
| 586 | select SYS_FSL_ERRATUM_A005125 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 587 | select SYS_FSL_ERRATUM_ESDHC111 |
| 588 | select SYS_FSL_ERRATUM_ESDHC_A001 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 589 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 590 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 591 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 592 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 593 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 594 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 595 | select FSL_ELBC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 596 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 597 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 598 | imply CMD_REGINFO |
Simon Glass | d6b318d | 2021-12-18 11:27:50 -0700 | [diff] [blame] | 599 | imply TIMESTAMP |
York Sun | 4593637 | 2016-11-18 11:08:43 -0800 | [diff] [blame] | 600 | |
York Sun | ce040c8 | 2016-11-18 11:15:21 -0800 | [diff] [blame] | 601 | config ARCH_P2041 |
| 602 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 603 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 604 | select E500MC |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 605 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 606 | select SYS_CACHE_SHIFT_6 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 607 | select SYS_FSL_ERRATUM_A004510 |
| 608 | select SYS_FSL_ERRATUM_A004849 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 609 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 610 | select SYS_FSL_ERRATUM_A006261 |
| 611 | select SYS_FSL_ERRATUM_CPU_A003999 |
| 612 | select SYS_FSL_ERRATUM_DDR_A003 |
| 613 | select SYS_FSL_ERRATUM_DDR_A003474 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 614 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 615 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 616 | select SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 617 | select SYS_FSL_ERRATUM_SRIO_A004034 |
| 618 | select SYS_FSL_ERRATUM_USB14 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 619 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 620 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 621 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 622 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 623 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 624 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 625 | select SYS_FSL_USB1_PHY_ENABLE |
| 626 | select SYS_FSL_USB2_PHY_ENABLE |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 627 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 628 | imply CMD_NAND |
York Sun | ce040c8 | 2016-11-18 11:15:21 -0800 | [diff] [blame] | 629 | |
York Sun | 5e5fdd2 | 2016-11-18 11:20:40 -0800 | [diff] [blame] | 630 | config ARCH_P3041 |
| 631 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 632 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 633 | select E500MC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 634 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 635 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 636 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 637 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 638 | select SYS_FSL_ERRATUM_A004510 |
| 639 | select SYS_FSL_ERRATUM_A004849 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 640 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 641 | select SYS_FSL_ERRATUM_A005812 |
| 642 | select SYS_FSL_ERRATUM_A006261 |
| 643 | select SYS_FSL_ERRATUM_CPU_A003999 |
| 644 | select SYS_FSL_ERRATUM_DDR_A003 |
| 645 | select SYS_FSL_ERRATUM_DDR_A003474 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 646 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 647 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 648 | select SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 649 | select SYS_FSL_ERRATUM_SRIO_A004034 |
| 650 | select SYS_FSL_ERRATUM_USB14 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 651 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 652 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 653 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 654 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 655 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 656 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 657 | select SYS_FSL_USB1_PHY_ENABLE |
| 658 | select SYS_FSL_USB2_PHY_ENABLE |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 659 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 660 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 661 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 662 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 663 | imply FSL_SATA |
York Sun | 5e5fdd2 | 2016-11-18 11:20:40 -0800 | [diff] [blame] | 664 | |
York Sun | e71372c | 2016-11-18 11:24:40 -0800 | [diff] [blame] | 665 | config ARCH_P4080 |
| 666 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 667 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 668 | select E500MC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 669 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 670 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 671 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 672 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 673 | select SYS_FSL_ERRATUM_A004510 |
| 674 | select SYS_FSL_ERRATUM_A004580 |
| 675 | select SYS_FSL_ERRATUM_A004849 |
| 676 | select SYS_FSL_ERRATUM_A005812 |
| 677 | select SYS_FSL_ERRATUM_A007075 |
| 678 | select SYS_FSL_ERRATUM_CPC_A002 |
| 679 | select SYS_FSL_ERRATUM_CPC_A003 |
| 680 | select SYS_FSL_ERRATUM_CPU_A003999 |
| 681 | select SYS_FSL_ERRATUM_DDR_A003 |
| 682 | select SYS_FSL_ERRATUM_DDR_A003474 |
| 683 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 684 | select SYS_FSL_ERRATUM_ESDHC111 |
| 685 | select SYS_FSL_ERRATUM_ESDHC13 |
| 686 | select SYS_FSL_ERRATUM_ESDHC135 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 687 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 688 | select SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 689 | select SYS_FSL_ERRATUM_SRIO_A004034 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 690 | select SYS_FSL_PCIE_COMPAT_P4080_PCIE |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 691 | select SYS_P4080_ERRATUM_CPU22 |
| 692 | select SYS_P4080_ERRATUM_PCIE_A003 |
| 693 | select SYS_P4080_ERRATUM_SERDES8 |
| 694 | select SYS_P4080_ERRATUM_SERDES9 |
| 695 | select SYS_P4080_ERRATUM_SERDES_A001 |
| 696 | select SYS_P4080_ERRATUM_SERDES_A005 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 697 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 698 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 699 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 700 | select SYS_FSL_RMU |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 701 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 702 | select SYS_FSL_SEC_COMPAT_4 |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 703 | select FSL_ELBC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 704 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 705 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 706 | imply SATA_SIL |
York Sun | e71372c | 2016-11-18 11:24:40 -0800 | [diff] [blame] | 707 | |
York Sun | 9539036 | 2016-11-18 11:39:36 -0800 | [diff] [blame] | 708 | config ARCH_P5040 |
| 709 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 710 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 711 | select E500MC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 712 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 713 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 714 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 715 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 716 | select SYS_FSL_ERRATUM_A004510 |
| 717 | select SYS_FSL_ERRATUM_A004699 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 718 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 719 | select SYS_FSL_ERRATUM_A005812 |
| 720 | select SYS_FSL_ERRATUM_A006261 |
| 721 | select SYS_FSL_ERRATUM_DDR_A003 |
| 722 | select SYS_FSL_ERRATUM_DDR_A003474 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 723 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 724 | select SYS_FSL_ERRATUM_USB14 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 725 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 726 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 727 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 728 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 729 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 730 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 731 | select SYS_FSL_USB1_PHY_ENABLE |
| 732 | select SYS_FSL_USB2_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 733 | select SYS_PPC64 |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 734 | select FSL_ELBC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 735 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 736 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 737 | imply FSL_SATA |
York Sun | 9539036 | 2016-11-18 11:39:36 -0800 | [diff] [blame] | 738 | |
York Sun | 1034340 | 2016-11-18 12:29:51 -0800 | [diff] [blame] | 739 | config ARCH_QEMU_E500 |
| 740 | bool |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 741 | select SYS_CACHE_SHIFT_5 |
York Sun | 1034340 | 2016-11-18 12:29:51 -0800 | [diff] [blame] | 742 | |
York Sun | e5d5f5a | 2016-11-18 13:01:34 -0800 | [diff] [blame] | 743 | config ARCH_T1024 |
| 744 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 745 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 746 | select E500MC |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 747 | select E5500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 748 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 749 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 750 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 751 | select SYS_FSL_DDR_VER_50 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 752 | select SYS_FSL_ERRATUM_A008378 |
Jaiprakash Singh | 164a5af | 2020-06-02 12:44:02 +0530 | [diff] [blame] | 753 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 754 | select SYS_FSL_ERRATUM_A009663 |
| 755 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 756 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 757 | select SYS_FSL_HAS_DDR3 |
| 758 | select SYS_FSL_HAS_DDR4 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 759 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 760 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 761 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 762 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 763 | select SYS_FSL_SEC_COMPAT_5 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 764 | select SYS_FSL_SINGLE_SOURCE_CLK |
| 765 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 766 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 767 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 768 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 769 | imply CMD_NAND |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 770 | imply CMD_MTDPARTS |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 771 | imply CMD_REGINFO |
York Sun | e5d5f5a | 2016-11-18 13:01:34 -0800 | [diff] [blame] | 772 | |
York Sun | 5d73701 | 2016-11-18 13:11:12 -0800 | [diff] [blame] | 773 | config ARCH_T1040 |
| 774 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 775 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 776 | select E500MC |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 777 | select E5500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 778 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 779 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 780 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 781 | select SYS_FSL_DDR_VER_50 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 782 | select SYS_FSL_ERRATUM_A008044 |
| 783 | select SYS_FSL_ERRATUM_A008378 |
Joakim Tjernlund | 73af094 | 2019-11-20 17:07:34 +0100 | [diff] [blame] | 784 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 785 | select SYS_FSL_ERRATUM_A009663 |
| 786 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 787 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 788 | select SYS_FSL_HAS_DDR3 |
| 789 | select SYS_FSL_HAS_DDR4 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 790 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 791 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 792 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 793 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 794 | select SYS_FSL_SEC_COMPAT_5 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 795 | select SYS_FSL_SINGLE_SOURCE_CLK |
| 796 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 797 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 798 | select FSL_IFC |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 799 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 800 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 801 | imply CMD_REGINFO |
York Sun | 5d73701 | 2016-11-18 13:11:12 -0800 | [diff] [blame] | 802 | |
York Sun | 5449c98 | 2016-11-18 13:36:39 -0800 | [diff] [blame] | 803 | config ARCH_T1042 |
| 804 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 805 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 806 | select E500MC |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 807 | select E5500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 808 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 809 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 810 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 811 | select SYS_FSL_DDR_VER_50 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 812 | select SYS_FSL_ERRATUM_A008044 |
| 813 | select SYS_FSL_ERRATUM_A008378 |
Joakim Tjernlund | 73af094 | 2019-11-20 17:07:34 +0100 | [diff] [blame] | 814 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 815 | select SYS_FSL_ERRATUM_A009663 |
| 816 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 817 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 818 | select SYS_FSL_HAS_DDR3 |
| 819 | select SYS_FSL_HAS_DDR4 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 820 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 821 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 822 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 823 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 824 | select SYS_FSL_SEC_COMPAT_5 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 825 | select SYS_FSL_SINGLE_SOURCE_CLK |
| 826 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 827 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 828 | select FSL_IFC |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 829 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 830 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 831 | imply CMD_REGINFO |
York Sun | 5449c98 | 2016-11-18 13:36:39 -0800 | [diff] [blame] | 832 | |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 833 | config ARCH_T2080 |
| 834 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 835 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 836 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 837 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 838 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 839 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 840 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 841 | select SYS_FSL_ERRATUM_A006379 |
| 842 | select SYS_FSL_ERRATUM_A006593 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 843 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 844 | select SYS_FSL_ERRATUM_A007212 |
Tony O'Brien | 09bfd96 | 2016-12-02 09:22:34 +1300 | [diff] [blame] | 845 | select SYS_FSL_ERRATUM_A007815 |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 846 | select SYS_FSL_ERRATUM_A007907 |
Jaiprakash Singh | 164a5af | 2020-06-02 12:44:02 +0530 | [diff] [blame] | 847 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 848 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 849 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 850 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 851 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 852 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 853 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 854 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 855 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 856 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 857 | select SYS_FSL_SRIO_LIODN |
| 858 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 859 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 860 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 861 | select FSL_IFC |
Peng Ma | a2d4cb2 | 2019-12-23 09:28:12 +0000 | [diff] [blame] | 862 | imply CMD_SATA |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 863 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 864 | imply CMD_REGINFO |
Peng Ma | a2d4cb2 | 2019-12-23 09:28:12 +0000 | [diff] [blame] | 865 | imply FSL_SATA |
Tom Rini | d7d40f6 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 866 | imply ID_EEPROM |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 867 | |
York Sun | 26bc57d | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 868 | config ARCH_T4240 |
| 869 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 870 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 871 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 872 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 873 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 874 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 875 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 876 | select SYS_FSL_ERRATUM_A004468 |
| 877 | select SYS_FSL_ERRATUM_A005871 |
| 878 | select SYS_FSL_ERRATUM_A006261 |
| 879 | select SYS_FSL_ERRATUM_A006379 |
| 880 | select SYS_FSL_ERRATUM_A006593 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 881 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 882 | select SYS_FSL_ERRATUM_A007798 |
Tony O'Brien | 09bfd96 | 2016-12-02 09:22:34 +1300 | [diff] [blame] | 883 | select SYS_FSL_ERRATUM_A007815 |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 884 | select SYS_FSL_ERRATUM_A007907 |
Jaiprakash Singh | 164a5af | 2020-06-02 12:44:02 +0530 | [diff] [blame] | 885 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 886 | select SYS_FSL_ERRATUM_A009942 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 887 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 888 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 889 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 890 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 891 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 892 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 893 | select SYS_FSL_SRIO_LIODN |
| 894 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 895 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 896 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 897 | select FSL_IFC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 898 | imply CMD_SATA |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 899 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 900 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 901 | imply FSL_SATA |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 902 | |
Jagdish Gediya | 96699f0 | 2018-09-03 21:35:10 +0530 | [diff] [blame] | 903 | config MPC85XX_HAVE_RESET_VECTOR |
| 904 | bool "Indicate reset vector at CONFIG_RESET_VECTOR_ADDRESS - 0xffc" |
| 905 | depends on MPC85xx |
| 906 | |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 907 | config BTB |
| 908 | bool "toggle branch predition" |
| 909 | |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 910 | config BOOKE |
| 911 | bool |
| 912 | default y |
| 913 | |
| 914 | config E500 |
| 915 | bool |
| 916 | default y |
| 917 | help |
| 918 | Enable PowerPC E500 cores, including e500v1, e500v2, e500mc |
| 919 | |
| 920 | config E500MC |
| 921 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 922 | select BTB |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 923 | imply CMD_PCI |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 924 | help |
| 925 | Enble PowerPC E500MC core |
| 926 | |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 927 | config E5500 |
| 928 | bool |
| 929 | |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 930 | config E6500 |
| 931 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 932 | select BTB |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 933 | help |
| 934 | Enable PowerPC E6500 core |
| 935 | |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 936 | config FSL_LAW |
| 937 | bool |
| 938 | help |
| 939 | Use Freescale common code for Local Access Window |
York Sun | 26bc57d | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 940 | |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 941 | config HETROGENOUS_CLUSTERS |
| 942 | bool |
| 943 | |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 944 | config MAX_CPUS |
| 945 | int "Maximum number of CPUs permitted for MPC85xx" |
| 946 | default 12 if ARCH_T4240 |
Tom Rini | ec6b37c | 2021-05-23 10:58:05 -0400 | [diff] [blame] | 947 | default 8 if ARCH_P4080 |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 948 | default 4 if ARCH_B4860 || \ |
| 949 | ARCH_P2041 || \ |
| 950 | ARCH_P3041 || \ |
| 951 | ARCH_P5040 || \ |
| 952 | ARCH_T1040 || \ |
| 953 | ARCH_T1042 || \ |
Tom Rini | 2322b95 | 2021-02-20 20:06:21 -0500 | [diff] [blame] | 954 | ARCH_T2080 |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 955 | default 2 if ARCH_B4420 || \ |
| 956 | ARCH_BSC9132 || \ |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 957 | ARCH_P1020 || \ |
| 958 | ARCH_P1021 || \ |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 959 | ARCH_P1023 || \ |
| 960 | ARCH_P1024 || \ |
| 961 | ARCH_P1025 || \ |
| 962 | ARCH_P2020 || \ |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 963 | ARCH_T1024 |
| 964 | default 1 |
| 965 | help |
| 966 | Set this number to the maximum number of possible CPUs in the SoC. |
| 967 | SoCs may have multiple clusters with each cluster may have multiple |
| 968 | ports. If some ports are reserved but higher ports are used for |
| 969 | cores, count the reserved ports. This will allocate enough memory |
| 970 | in spin table to properly handle all cores. |
| 971 | |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 972 | config SYS_CCSRBAR_DEFAULT |
| 973 | hex "Default CCSRBAR address" |
| 974 | default 0xff700000 if ARCH_BSC9131 || \ |
| 975 | ARCH_BSC9132 || \ |
| 976 | ARCH_C29X || \ |
| 977 | ARCH_MPC8536 || \ |
| 978 | ARCH_MPC8540 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 979 | ARCH_MPC8544 || \ |
| 980 | ARCH_MPC8548 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 981 | ARCH_MPC8560 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 982 | ARCH_P1010 || \ |
| 983 | ARCH_P1011 || \ |
| 984 | ARCH_P1020 || \ |
| 985 | ARCH_P1021 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 986 | ARCH_P1024 || \ |
| 987 | ARCH_P1025 || \ |
| 988 | ARCH_P2020 |
| 989 | default 0xff600000 if ARCH_P1023 |
| 990 | default 0xfe000000 if ARCH_B4420 || \ |
| 991 | ARCH_B4860 || \ |
| 992 | ARCH_P2041 || \ |
| 993 | ARCH_P3041 || \ |
| 994 | ARCH_P4080 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 995 | ARCH_P5040 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 996 | ARCH_T1024 || \ |
| 997 | ARCH_T1040 || \ |
| 998 | ARCH_T1042 || \ |
| 999 | ARCH_T2080 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1000 | ARCH_T4240 |
| 1001 | default 0xe0000000 if ARCH_QEMU_E500 |
| 1002 | help |
| 1003 | Default value of CCSRBAR comes from power-on-reset. It |
| 1004 | is fixed on each SoC. Some SoCs can have different value |
| 1005 | if changed by pre-boot regime. The value here must match |
| 1006 | the current value in SoC. If not sure, do not change. |
| 1007 | |
Tom Rini | fdd0da4 | 2022-03-11 09:11:59 -0500 | [diff] [blame] | 1008 | config A003399_NOR_WORKAROUND |
| 1009 | bool |
| 1010 | help |
| 1011 | Enables a workaround for IFC erratum A003399. It is only required |
| 1012 | during NOR boot. |
| 1013 | |
Tom Rini | 5f7c886 | 2022-03-11 09:12:00 -0500 | [diff] [blame] | 1014 | config A008044_WORKAROUND |
| 1015 | bool |
| 1016 | help |
| 1017 | Enables a workaround for T1040/T1042 erratum A008044. It is only |
| 1018 | required during NAND boot and valid for Rev 1.0 SoC revision |
| 1019 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1020 | config SYS_FSL_ERRATUM_A004468 |
| 1021 | bool |
| 1022 | |
| 1023 | config SYS_FSL_ERRATUM_A004477 |
| 1024 | bool |
| 1025 | |
| 1026 | config SYS_FSL_ERRATUM_A004508 |
| 1027 | bool |
| 1028 | |
| 1029 | config SYS_FSL_ERRATUM_A004580 |
| 1030 | bool |
| 1031 | |
| 1032 | config SYS_FSL_ERRATUM_A004699 |
| 1033 | bool |
| 1034 | |
| 1035 | config SYS_FSL_ERRATUM_A004849 |
| 1036 | bool |
| 1037 | |
| 1038 | config SYS_FSL_ERRATUM_A004510 |
| 1039 | bool |
| 1040 | |
| 1041 | config SYS_FSL_ERRATUM_A004510_SVR_REV |
| 1042 | hex |
| 1043 | depends on SYS_FSL_ERRATUM_A004510 |
| 1044 | default 0x20 if ARCH_P4080 |
| 1045 | default 0x10 |
| 1046 | |
| 1047 | config SYS_FSL_ERRATUM_A004510_SVR_REV2 |
| 1048 | hex |
| 1049 | depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041)) |
| 1050 | default 0x11 |
| 1051 | |
| 1052 | config SYS_FSL_ERRATUM_A005125 |
| 1053 | bool |
| 1054 | |
| 1055 | config SYS_FSL_ERRATUM_A005434 |
| 1056 | bool |
| 1057 | |
| 1058 | config SYS_FSL_ERRATUM_A005812 |
| 1059 | bool |
| 1060 | |
| 1061 | config SYS_FSL_ERRATUM_A005871 |
| 1062 | bool |
| 1063 | |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 1064 | config SYS_FSL_ERRATUM_A005275 |
| 1065 | bool |
| 1066 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1067 | config SYS_FSL_ERRATUM_A006261 |
| 1068 | bool |
| 1069 | |
| 1070 | config SYS_FSL_ERRATUM_A006379 |
| 1071 | bool |
| 1072 | |
| 1073 | config SYS_FSL_ERRATUM_A006384 |
| 1074 | bool |
| 1075 | |
| 1076 | config SYS_FSL_ERRATUM_A006475 |
| 1077 | bool |
| 1078 | |
| 1079 | config SYS_FSL_ERRATUM_A006593 |
| 1080 | bool |
| 1081 | |
| 1082 | config SYS_FSL_ERRATUM_A007075 |
| 1083 | bool |
| 1084 | |
| 1085 | config SYS_FSL_ERRATUM_A007186 |
| 1086 | bool |
| 1087 | |
| 1088 | config SYS_FSL_ERRATUM_A007212 |
| 1089 | bool |
| 1090 | |
Tony O'Brien | 09bfd96 | 2016-12-02 09:22:34 +1300 | [diff] [blame] | 1091 | config SYS_FSL_ERRATUM_A007815 |
| 1092 | bool |
| 1093 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1094 | config SYS_FSL_ERRATUM_A007798 |
| 1095 | bool |
| 1096 | |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 1097 | config SYS_FSL_ERRATUM_A007907 |
| 1098 | bool |
| 1099 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1100 | config SYS_FSL_ERRATUM_A008044 |
| 1101 | bool |
Tom Rini | 5f7c886 | 2022-03-11 09:12:00 -0500 | [diff] [blame] | 1102 | select A008044_WORKAROUND if MTD_RAW_NAND |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1103 | |
| 1104 | config SYS_FSL_ERRATUM_CPC_A002 |
| 1105 | bool |
| 1106 | |
| 1107 | config SYS_FSL_ERRATUM_CPC_A003 |
| 1108 | bool |
| 1109 | |
| 1110 | config SYS_FSL_ERRATUM_CPU_A003999 |
| 1111 | bool |
| 1112 | |
| 1113 | config SYS_FSL_ERRATUM_ELBC_A001 |
| 1114 | bool |
| 1115 | |
| 1116 | config SYS_FSL_ERRATUM_I2C_A004447 |
| 1117 | bool |
| 1118 | |
| 1119 | config SYS_FSL_A004447_SVR_REV |
| 1120 | hex |
| 1121 | depends on SYS_FSL_ERRATUM_I2C_A004447 |
| 1122 | default 0x00 if ARCH_MPC8548 |
| 1123 | default 0x10 if ARCH_P1010 |
| 1124 | default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132 |
Tom Rini | a99dab1 | 2021-02-20 20:06:30 -0500 | [diff] [blame] | 1125 | default 0x20 if ARCH_P3041 || ARCH_P4080 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1126 | |
| 1127 | config SYS_FSL_ERRATUM_IFC_A002769 |
| 1128 | bool |
| 1129 | |
| 1130 | config SYS_FSL_ERRATUM_IFC_A003399 |
| 1131 | bool |
| 1132 | |
| 1133 | config SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 1134 | bool |
| 1135 | |
| 1136 | config SYS_FSL_ERRATUM_NMG_ETSEC129 |
| 1137 | bool |
| 1138 | |
| 1139 | config SYS_FSL_ERRATUM_NMG_LBC103 |
| 1140 | bool |
| 1141 | |
| 1142 | config SYS_FSL_ERRATUM_P1010_A003549 |
| 1143 | bool |
| 1144 | |
| 1145 | config SYS_FSL_ERRATUM_SATA_A001 |
| 1146 | bool |
| 1147 | |
| 1148 | config SYS_FSL_ERRATUM_SEC_A003571 |
| 1149 | bool |
| 1150 | |
| 1151 | config SYS_FSL_ERRATUM_SRIO_A004034 |
| 1152 | bool |
| 1153 | |
| 1154 | config SYS_FSL_ERRATUM_USB14 |
| 1155 | bool |
| 1156 | |
Tom Rini | f76750d | 2021-12-11 14:55:51 -0500 | [diff] [blame] | 1157 | config SYS_HAS_SERDES |
| 1158 | bool |
| 1159 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1160 | config SYS_P4080_ERRATUM_CPU22 |
| 1161 | bool |
| 1162 | |
| 1163 | config SYS_P4080_ERRATUM_PCIE_A003 |
| 1164 | bool |
| 1165 | |
| 1166 | config SYS_P4080_ERRATUM_SERDES8 |
| 1167 | bool |
| 1168 | |
| 1169 | config SYS_P4080_ERRATUM_SERDES9 |
| 1170 | bool |
| 1171 | |
| 1172 | config SYS_P4080_ERRATUM_SERDES_A001 |
| 1173 | bool |
| 1174 | |
| 1175 | config SYS_P4080_ERRATUM_SERDES_A005 |
| 1176 | bool |
| 1177 | |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 1178 | config FSL_PCIE_DISABLE_ASPM |
| 1179 | bool |
| 1180 | |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 1181 | config FSL_PCIE_RESET |
| 1182 | bool |
| 1183 | |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 1184 | config SYS_FSL_RAID_ENGINE |
| 1185 | bool |
| 1186 | |
| 1187 | config SYS_FSL_RMU |
| 1188 | bool |
| 1189 | |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 1190 | config SYS_FSL_QORIQ_CHASSIS1 |
| 1191 | bool |
| 1192 | |
| 1193 | config SYS_FSL_QORIQ_CHASSIS2 |
| 1194 | bool |
| 1195 | |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1196 | config SYS_FSL_NUM_LAWS |
| 1197 | int "Number of local access windows" |
| 1198 | depends on FSL_LAW |
| 1199 | default 32 if ARCH_B4420 || \ |
| 1200 | ARCH_B4860 || \ |
| 1201 | ARCH_P2041 || \ |
| 1202 | ARCH_P3041 || \ |
| 1203 | ARCH_P4080 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1204 | ARCH_P5040 || \ |
| 1205 | ARCH_T2080 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1206 | ARCH_T4240 |
Tom Rini | 6c3d993 | 2021-05-14 21:34:22 -0400 | [diff] [blame] | 1207 | default 16 if ARCH_T1024 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1208 | ARCH_T1040 || \ |
| 1209 | ARCH_T1042 |
| 1210 | default 12 if ARCH_BSC9131 || \ |
| 1211 | ARCH_BSC9132 || \ |
| 1212 | ARCH_C29X || \ |
| 1213 | ARCH_MPC8536 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1214 | ARCH_P1010 || \ |
| 1215 | ARCH_P1011 || \ |
| 1216 | ARCH_P1020 || \ |
| 1217 | ARCH_P1021 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1218 | ARCH_P1023 || \ |
| 1219 | ARCH_P1024 || \ |
| 1220 | ARCH_P1025 || \ |
| 1221 | ARCH_P2020 |
| 1222 | default 10 if ARCH_MPC8544 || \ |
Tom Rini | 8069689 | 2021-05-14 21:34:23 -0400 | [diff] [blame] | 1223 | ARCH_MPC8548 |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1224 | default 8 if ARCH_MPC8540 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1225 | ARCH_MPC8560 |
| 1226 | help |
| 1227 | Number of local access windows. This is fixed per SoC. |
| 1228 | If not sure, do not change. |
| 1229 | |
Tom Rini | 7da6a9e | 2022-07-23 13:05:11 -0400 | [diff] [blame] | 1230 | config SYS_FSL_CORES_PER_CLUSTER |
| 1231 | int |
| 1232 | depends on SYS_FSL_QORIQ_CHASSIS2 |
| 1233 | default 4 if ARCH_B4860 || ARCH_T2080 || ARCH_T4240 |
| 1234 | default 2 if ARCH_B4420 |
| 1235 | default 1 if ARCH_T1024 || ARCH_T1040 || ARCH_T1042 |
| 1236 | |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 1237 | config SYS_FSL_THREADS_PER_CORE |
| 1238 | int |
Tom Rini | 7da6a9e | 2022-07-23 13:05:11 -0400 | [diff] [blame] | 1239 | depends on SYS_FSL_QORIQ_CHASSIS2 |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 1240 | default 2 if E6500 |
| 1241 | default 1 |
| 1242 | |
York Sun | 26e79b6 | 2016-12-28 08:43:28 -0800 | [diff] [blame] | 1243 | config SYS_NUM_TLBCAMS |
| 1244 | int "Number of TLB CAM entries" |
| 1245 | default 64 if E500MC |
| 1246 | default 16 |
| 1247 | help |
| 1248 | Number of TLB CAM entries for Book-E chips. 64 for E500MC, |
| 1249 | 16 for other E500 SoCs. |
| 1250 | |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 1251 | if HETROGENOUS_CLUSTERS |
| 1252 | |
| 1253 | config SYS_MAPLE |
| 1254 | def_bool y |
| 1255 | |
| 1256 | config SYS_CPRI |
| 1257 | def_bool y |
| 1258 | |
| 1259 | config PPC_CLUSTER_START |
| 1260 | int |
| 1261 | default 0 |
| 1262 | |
| 1263 | config DSP_CLUSTER_START |
| 1264 | int |
| 1265 | default 1 |
| 1266 | |
| 1267 | config SYS_CPRI_CLK |
| 1268 | int |
| 1269 | default 3 |
| 1270 | |
| 1271 | config SYS_ULB_CLK |
| 1272 | int |
| 1273 | default 4 |
| 1274 | |
| 1275 | config SYS_ETVPE_CLK |
| 1276 | int |
| 1277 | default 1 |
| 1278 | endif |
| 1279 | |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 1280 | config BACKSIDE_L2_CACHE |
| 1281 | bool |
| 1282 | |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 1283 | config SYS_PPC64 |
| 1284 | bool |
| 1285 | |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1286 | config SYS_PPC_E500_USE_DEBUG_TLB |
| 1287 | bool |
| 1288 | |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 1289 | config FSL_ELBC |
| 1290 | bool |
| 1291 | |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1292 | config SYS_PPC_E500_DEBUG_TLB |
| 1293 | int "Temporary TLB entry for external debugger" |
| 1294 | depends on SYS_PPC_E500_USE_DEBUG_TLB |
| 1295 | default 0 if ARCH_MPC8544 || ARCH_MPC8548 |
| 1296 | default 1 if ARCH_MPC8536 |
Tom Rini | ed7fe2b | 2021-05-14 21:34:25 -0400 | [diff] [blame] | 1297 | default 2 if ARCH_P1011 || \ |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1298 | ARCH_P1020 || \ |
| 1299 | ARCH_P1021 || \ |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1300 | ARCH_P1024 || \ |
| 1301 | ARCH_P1025 || \ |
| 1302 | ARCH_P2020 |
| 1303 | default 3 if ARCH_P1010 || \ |
| 1304 | ARCH_BSC9132 || \ |
| 1305 | ARCH_C29X |
| 1306 | help |
| 1307 | Select a temporary TLB entry to be used during boot to work |
| 1308 | around limitations in e500v1 and e500v2 external debugger |
| 1309 | support. This reduces the portions of the boot code where |
| 1310 | breakpoints and single stepping do not work. The value of this |
| 1311 | symbol should be set to the TLB1 entry to be used for this |
| 1312 | purpose. If unsure, do not change. |
| 1313 | |
Prabhakar Kushwaha | 1c40707 | 2017-02-02 15:01:26 +0530 | [diff] [blame] | 1314 | config SYS_FSL_IFC_CLK_DIV |
| 1315 | int "Divider of platform clock" |
| 1316 | depends on FSL_IFC |
| 1317 | default 2 if ARCH_B4420 || \ |
| 1318 | ARCH_B4860 || \ |
| 1319 | ARCH_T1024 || \ |
Prabhakar Kushwaha | 1c40707 | 2017-02-02 15:01:26 +0530 | [diff] [blame] | 1320 | ARCH_T1040 || \ |
| 1321 | ARCH_T1042 || \ |
Prabhakar Kushwaha | 1c40707 | 2017-02-02 15:01:26 +0530 | [diff] [blame] | 1322 | ARCH_T4240 |
| 1323 | default 1 |
| 1324 | help |
| 1325 | Defines divider of platform clock(clock input to |
| 1326 | IFC controller). |
| 1327 | |
Prabhakar Kushwaha | add63f9 | 2017-02-02 15:02:00 +0530 | [diff] [blame] | 1328 | config SYS_FSL_LBC_CLK_DIV |
| 1329 | int "Divider of platform clock" |
| 1330 | depends on FSL_ELBC || ARCH_MPC8540 || \ |
Tom Rini | a857133 | 2021-05-14 21:34:20 -0400 | [diff] [blame] | 1331 | ARCH_MPC8548 || \ |
Tom Rini | 8069689 | 2021-05-14 21:34:23 -0400 | [diff] [blame] | 1332 | ARCH_MPC8560 |
Prabhakar Kushwaha | add63f9 | 2017-02-02 15:02:00 +0530 | [diff] [blame] | 1333 | |
| 1334 | default 2 if ARCH_P2041 || \ |
| 1335 | ARCH_P3041 || \ |
| 1336 | ARCH_P4080 || \ |
Prabhakar Kushwaha | add63f9 | 2017-02-02 15:02:00 +0530 | [diff] [blame] | 1337 | ARCH_P5040 |
| 1338 | default 1 |
| 1339 | |
| 1340 | help |
| 1341 | Defines divider of platform clock(clock input to |
| 1342 | eLBC controller). |
| 1343 | |
Tom Rini | fbc3621 | 2022-06-15 12:03:45 -0400 | [diff] [blame] | 1344 | config ENABLE_36BIT_PHYS |
| 1345 | bool "Enable 36bit physical address space support" |
| 1346 | |
Tom Rini | 3dab405 | 2022-06-25 11:02:43 -0400 | [diff] [blame] | 1347 | config SYS_BOOK3E_HV |
| 1348 | bool "Category E.HV is supported" |
| 1349 | depends on BOOKE |
| 1350 | |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 1351 | config FSL_CORENET |
| 1352 | bool |
| 1353 | select SYS_FSL_CPC |
| 1354 | |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 1355 | config FSL_NGPIXIS |
| 1356 | bool |
| 1357 | |
Tom Rini | f6c1f91 | 2022-06-25 11:02:45 -0400 | [diff] [blame] | 1358 | config SYS_CPC_REINIT_F |
| 1359 | bool |
| 1360 | help |
| 1361 | The CPC is configured as SRAM at the time of U-Boot entry and is |
| 1362 | required to be re-initialized. |
| 1363 | |
| 1364 | config SYS_FSL_CPC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 1365 | bool |
Tom Rini | f6c1f91 | 2022-06-25 11:02:45 -0400 | [diff] [blame] | 1366 | |
Tom Rini | 38d091a | 2022-06-27 13:35:46 -0400 | [diff] [blame] | 1367 | config SYS_CACHE_STASHING |
| 1368 | bool "Enable cache stashing" |
| 1369 | |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 1370 | config SYS_FSL_PCIE_COMPAT_P4080_PCIE |
| 1371 | bool |
| 1372 | |
| 1373 | config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
| 1374 | bool |
| 1375 | |
| 1376 | config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
| 1377 | bool |
| 1378 | |
| 1379 | config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
| 1380 | bool |
| 1381 | |
| 1382 | config SYS_FSL_PCIE_COMPAT |
| 1383 | string |
| 1384 | depends on FSL_CORENET |
| 1385 | default "fsl,p4080-pcie" if SYS_FSL_PCIE_COMPAT_P4080_PCIE |
| 1386 | default "fsl,qoriq-pcie-v2.2" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
| 1387 | default "fsl,qoriq-pcie-v2.4" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
| 1388 | default "fsl,qoriq-pcie-v3.0" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
| 1389 | help |
| 1390 | Defines the string to utilize when trying to match PCIe device tree |
| 1391 | nodes for the given platform. |
| 1392 | |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 1393 | config SYS_FSL_SINGLE_SOURCE_CLK |
| 1394 | bool |
| 1395 | |
| 1396 | config SYS_FSL_SRIO_LIODN |
| 1397 | bool |
| 1398 | |
| 1399 | config SYS_FSL_TBCLK_DIV |
| 1400 | int |
| 1401 | default 32 if ARCH_P2041 || ARCH_P3041 |
| 1402 | default 16 if ARCH_P4080 || ARCH_P5040 || ARCH_T4240 || ARCH_B4860 || \ |
| 1403 | ARCH_B4420 || ARCH_T1040 || ARCH_T1042 || \ |
| 1404 | ARCH_T1024 || ARCH_T2080 |
| 1405 | default 8 |
| 1406 | help |
| 1407 | Defines the core time base clock divider ratio compared to the system |
| 1408 | clock. On most PQ3 devices this is 8, on newer QorIQ devices it can |
| 1409 | be 16 or 32. The ratio varies from SoC to Soc. |
| 1410 | |
| 1411 | config SYS_FSL_USB1_PHY_ENABLE |
| 1412 | bool |
| 1413 | |
| 1414 | config SYS_FSL_USB2_PHY_ENABLE |
| 1415 | bool |
| 1416 | |
| 1417 | config SYS_FSL_USB_DUAL_PHY_ENABLE |
| 1418 | bool |
| 1419 | |
Tom Rini | de47ff5 | 2022-06-10 22:59:37 -0400 | [diff] [blame] | 1420 | config SYS_MPC85XX_NO_RESETVEC |
| 1421 | bool "Discard resetvec section and move bootpg section up" |
| 1422 | depends on MPC85xx |
| 1423 | help |
| 1424 | If this variable is specified, the section .resetvec is not kept and |
| 1425 | the section .bootpg is placed in the previous 4k of the .text section. |
| 1426 | |
| 1427 | config SPL_SYS_MPC85XX_NO_RESETVEC |
| 1428 | bool "Discard resetvec section and move bootpg section up, in SPL" |
| 1429 | depends on MPC85xx && SPL |
| 1430 | help |
| 1431 | If this variable is specified, the section .resetvec is not kept and |
| 1432 | the section .bootpg is placed in the previous 4k of the .text section, |
| 1433 | of the SPL portion of the binary. |
| 1434 | |
| 1435 | config TPL_SYS_MPC85XX_NO_RESETVEC |
| 1436 | bool "Discard resetvec section and move bootpg section up, in TPL" |
| 1437 | depends on MPC85xx && TPL |
| 1438 | help |
| 1439 | If this variable is specified, the section .resetvec is not kept and |
| 1440 | the section .bootpg is placed in the previous 4k of the .text section, |
| 1441 | of the SPL portion of the binary. |
| 1442 | |
Rajesh Bhagat | c8c0170 | 2021-02-15 09:46:14 +0100 | [diff] [blame] | 1443 | config FSL_VIA |
| 1444 | bool |
| 1445 | |
Bin Meng | 1d636a0 | 2021-02-25 17:22:58 +0800 | [diff] [blame] | 1446 | source "board/emulation/qemu-ppce500/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1447 | source "board/freescale/mpc8548cds/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1448 | source "board/freescale/p1010rdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1449 | source "board/freescale/p1_p2_rdb_pc/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1450 | source "board/freescale/p2041rdb/Kconfig" |
Shengzhou Liu | 48c6f32 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 1451 | source "board/freescale/t102xrdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1452 | source "board/freescale/t104xrdb/Kconfig" |
| 1453 | source "board/freescale/t208xqds/Kconfig" |
| 1454 | source "board/freescale/t208xrdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1455 | source "board/freescale/t4rdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1456 | source "board/socrates/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1457 | |
| 1458 | endmenu |