blob: 0beecf3459648349f1adddc6139a8e20a1b7a90d [file] [log] [blame]
Jason Liu938080d2011-05-13 01:58:55 +00001/*
2 * Copyright (C) 2011 Freescale Semiconductor, Inc.
3 * Jason Liu <r64343@freescale.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Jason Liu938080d2011-05-13 01:58:55 +00006 */
7
8#include <common.h>
9#include <asm/io.h>
10#include <asm/arch/imx-regs.h>
Jason Liu938080d2011-05-13 01:58:55 +000011#include <asm/arch/sys_proto.h>
12#include <asm/arch/crm_regs.h>
Stefano Babicf92e4e62012-02-22 00:24:41 +000013#include <asm/arch/clock.h>
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000014#include <asm/arch/iomux-mx53.h>
Jason Liu938080d2011-05-13 01:58:55 +000015#include <asm/arch/clock.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090016#include <linux/errno.h>
Stefano Babic552a8482017-06-29 10:16:06 +020017#include <asm/mach-imx/mx5_video.h>
Jason Liu938080d2011-05-13 01:58:55 +000018#include <netdev.h>
19#include <i2c.h>
Diego Dorta7594c512017-09-22 12:12:18 -030020#include <input.h>
Jason Liu938080d2011-05-13 01:58:55 +000021#include <mmc.h>
22#include <fsl_esdhc.h>
Stefano Babic50410072011-08-21 10:59:33 +020023#include <asm/gpio.h>
Łukasz Majewskic7336812012-11-13 03:21:55 +000024#include <power/pmic.h>
Fabio Estevame7e33722012-04-30 08:12:04 +000025#include <dialog_pmic.h>
Fabio Estevam5b547f32012-05-07 10:25:59 +000026#include <fsl_pmic.h>
Fabio Estevamf714b0a2012-05-10 15:07:35 +000027#include <linux/fb.h>
28#include <ipu_pixfmt.h>
29
Fabio Estevam3ef0a312012-08-21 10:01:56 +000030#define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24)
Jason Liu938080d2011-05-13 01:58:55 +000031
32DECLARE_GLOBAL_DATA_PTR;
33
Fabio Estevam54cd1de2012-05-08 03:40:49 +000034u32 get_board_rev(void)
35{
36 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
37 struct fuse_bank *bank = &iim->bank[0];
38 struct fuse_bank0_regs *fuse =
39 (struct fuse_bank0_regs *)bank->fuse_regs;
40
41 int rev = readl(&fuse->gp[6]);
42
Fabio Estevameae08eb2012-05-29 05:54:39 +000043 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR))
44 rev = 0;
45
Fabio Estevam54cd1de2012-05-08 03:40:49 +000046 return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
47}
48
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000049#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
50 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
51
Jason Liu938080d2011-05-13 01:58:55 +000052static void setup_iomux_uart(void)
53{
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000054 static const iomux_v3_cfg_t uart_pads[] = {
55 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
56 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
57 };
Jason Liu938080d2011-05-13 01:58:55 +000058
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000059 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Jason Liu938080d2011-05-13 01:58:55 +000060}
61
Wolfgang Grandegger45cf6ad2011-11-11 14:03:37 +010062#ifdef CONFIG_USB_EHCI_MX5
Anatolij Gustschin60bae5e2011-12-12 01:25:46 +000063int board_ehci_hcd_init(int port)
Wolfgang Grandegger45cf6ad2011-11-11 14:03:37 +010064{
Fabio Estevam6ecaee82012-05-07 10:42:57 +000065 /* request VBUS power enable pin, GPIO7_8 */
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000066 imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
67 gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
Anatolij Gustschin60bae5e2011-12-12 01:25:46 +000068 return 0;
Wolfgang Grandegger45cf6ad2011-11-11 14:03:37 +010069}
70#endif
71
Jason Liu938080d2011-05-13 01:58:55 +000072static void setup_iomux_fec(void)
73{
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000074 static const iomux_v3_cfg_t fec_pads[] = {
75 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
76 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
77 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
78 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
79 PAD_CTL_HYS | PAD_CTL_PKE),
80 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
81 PAD_CTL_HYS | PAD_CTL_PKE),
82 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
83 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
84 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
85 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
86 PAD_CTL_HYS | PAD_CTL_PKE),
87 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
88 PAD_CTL_HYS | PAD_CTL_PKE),
89 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
90 PAD_CTL_HYS | PAD_CTL_PKE),
91 };
Jason Liu938080d2011-05-13 01:58:55 +000092
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +000093 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Jason Liu938080d2011-05-13 01:58:55 +000094}
95
96#ifdef CONFIG_FSL_ESDHC
97struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +000098 {MMC_SDHC1_BASE_ADDR},
99 {MMC_SDHC3_BASE_ADDR},
Jason Liu938080d2011-05-13 01:58:55 +0000100};
101
Thierry Reding314284b2012-01-02 01:15:36 +0000102int board_mmc_getcd(struct mmc *mmc)
Jason Liu938080d2011-05-13 01:58:55 +0000103{
104 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Reding314284b2012-01-02 01:15:36 +0000105 int ret;
Jason Liu938080d2011-05-13 01:58:55 +0000106
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000107 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530108 gpio_direction_input(IMX_GPIO_NR(3, 11));
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000109 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530110 gpio_direction_input(IMX_GPIO_NR(3, 13));
Fabio Estevam73128aa2011-11-15 05:51:29 +0000111
Jason Liu938080d2011-05-13 01:58:55 +0000112 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530113 ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
Jason Liu938080d2011-05-13 01:58:55 +0000114 else
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530115 ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
Jason Liu938080d2011-05-13 01:58:55 +0000116
Thierry Reding314284b2012-01-02 01:15:36 +0000117 return ret;
Jason Liu938080d2011-05-13 01:58:55 +0000118}
119
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000120#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
121 PAD_CTL_PUS_100K_UP)
122#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
123 PAD_CTL_DSE_HIGH)
124
Jason Liu938080d2011-05-13 01:58:55 +0000125int board_mmc_init(bd_t *bis)
126{
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000127 static const iomux_v3_cfg_t sd1_pads[] = {
128 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
129 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
130 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
131 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
132 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
133 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
134 MX53_PAD_EIM_DA13__GPIO3_13,
135 };
136
137 static const iomux_v3_cfg_t sd2_pads[] = {
138 NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
139 SD_CMD_PAD_CTRL),
140 NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
141 NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
142 NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
143 NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
144 NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
145 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
146 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
147 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
148 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
149 MX53_PAD_EIM_DA11__GPIO3_11,
150 };
151
Jason Liu938080d2011-05-13 01:58:55 +0000152 u32 index;
Fabio Estevam17695022014-11-15 14:50:27 -0200153 int ret;
Jason Liu938080d2011-05-13 01:58:55 +0000154
Benoît Thébaudeaua2ac1b32012-10-01 08:36:25 +0000155 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
156 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
157
Jason Liu938080d2011-05-13 01:58:55 +0000158 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
159 switch (index) {
160 case 0:
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000161 imx_iomux_v3_setup_multiple_pads(sd1_pads,
162 ARRAY_SIZE(sd1_pads));
Jason Liu938080d2011-05-13 01:58:55 +0000163 break;
164 case 1:
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000165 imx_iomux_v3_setup_multiple_pads(sd2_pads,
166 ARRAY_SIZE(sd2_pads));
Jason Liu938080d2011-05-13 01:58:55 +0000167 break;
168 default:
169 printf("Warning: you configured more ESDHC controller"
170 "(%d) as supported by the board(2)\n",
171 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevam17695022014-11-15 14:50:27 -0200172 return -EINVAL;
Jason Liu938080d2011-05-13 01:58:55 +0000173 }
Fabio Estevam17695022014-11-15 14:50:27 -0200174 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
175 if (ret)
176 return ret;
Jason Liu938080d2011-05-13 01:58:55 +0000177 }
178
Fabio Estevam17695022014-11-15 14:50:27 -0200179 return 0;
Jason Liu938080d2011-05-13 01:58:55 +0000180}
181#endif
182
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000183#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
184 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
185
Fabio Estevame7e33722012-04-30 08:12:04 +0000186static void setup_iomux_i2c(void)
187{
Benoît Thébaudeau721d0b02013-05-03 10:32:34 +0000188 static const iomux_v3_cfg_t i2c1_pads[] = {
189 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
190 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
191 };
192
193 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
Fabio Estevame7e33722012-04-30 08:12:04 +0000194}
195
196static int power_init(void)
197{
Fabio Estevam5b547f32012-05-07 10:25:59 +0000198 unsigned int val;
Fabio Estevam085e7282012-12-28 04:05:29 +0000199 int ret;
Fabio Estevame7e33722012-04-30 08:12:04 +0000200 struct pmic *p;
201
Fabio Estevam5b547f32012-05-07 10:25:59 +0000202 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
Fabio Estevamd2292512012-12-28 04:05:28 +0000203 ret = pmic_dialog_init(I2C_PMIC);
204 if (ret)
205 return ret;
Łukasz Majewskic7336812012-11-13 03:21:55 +0000206
207 p = pmic_get("DIALOG_PMIC");
208 if (!p)
209 return -ENODEV;
Fabio Estevame7e33722012-04-30 08:12:04 +0000210
Simon Glass382bee52017-08-03 12:22:09 -0600211 env_set("fdt_file", "imx53-qsb.dtb");
Fabio Estevam4ccaf5d2014-11-10 17:38:19 -0200212
Fabio Estevam5b547f32012-05-07 10:25:59 +0000213 /* Set VDDA to 1.25V */
214 val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
215 ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
Fabio Estevam085e7282012-12-28 04:05:29 +0000216 if (ret) {
217 printf("Writing to BUCKCORE_REG failed: %d\n", ret);
218 return ret;
219 }
Fabio Estevame7e33722012-04-30 08:12:04 +0000220
Fabio Estevam085e7282012-12-28 04:05:29 +0000221 pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
Fabio Estevam5b547f32012-05-07 10:25:59 +0000222 val |= DA9052_SUPPLY_VBCOREGO;
Fabio Estevam085e7282012-12-28 04:05:29 +0000223 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val);
224 if (ret) {
225 printf("Writing to SUPPLY_REG failed: %d\n", ret);
226 return ret;
227 }
Fabio Estevame7e33722012-04-30 08:12:04 +0000228
Fabio Estevam5b547f32012-05-07 10:25:59 +0000229 /* Set Vcc peripheral to 1.30V */
Fabio Estevam085e7282012-12-28 04:05:29 +0000230 ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
231 if (ret) {
232 printf("Writing to BUCKPRO_REG failed: %d\n", ret);
233 return ret;
234 }
235
236 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
237 if (ret) {
238 printf("Writing to SUPPLY_REG failed: %d\n", ret);
239 return ret;
240 }
241
242 return ret;
Fabio Estevam5b547f32012-05-07 10:25:59 +0000243 }
244
245 if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
Fabio Estevam570aa2f2013-11-20 21:17:36 -0200246 ret = pmic_init(I2C_0);
Fabio Estevamd2292512012-12-28 04:05:28 +0000247 if (ret)
248 return ret;
Łukasz Majewskic7336812012-11-13 03:21:55 +0000249
Fabio Estevam89651122012-12-11 06:36:58 +0000250 p = pmic_get("FSL_PMIC");
Łukasz Majewskic7336812012-11-13 03:21:55 +0000251 if (!p)
252 return -ENODEV;
Fabio Estevam5b547f32012-05-07 10:25:59 +0000253
Simon Glass382bee52017-08-03 12:22:09 -0600254 env_set("fdt_file", "imx53-qsrb.dtb");
Fabio Estevam4ccaf5d2014-11-10 17:38:19 -0200255
Fabio Estevam5b547f32012-05-07 10:25:59 +0000256 /* Set VDDGP to 1.25V for 1GHz on SW1 */
257 pmic_reg_read(p, REG_SW_0, &val);
258 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
259 ret = pmic_reg_write(p, REG_SW_0, val);
Fabio Estevam085e7282012-12-28 04:05:29 +0000260 if (ret) {
261 printf("Writing to REG_SW_0 failed: %d\n", ret);
262 return ret;
263 }
Fabio Estevam5b547f32012-05-07 10:25:59 +0000264
265 /* Set VCC as 1.30V on SW2 */
266 pmic_reg_read(p, REG_SW_1, &val);
267 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
Fabio Estevam085e7282012-12-28 04:05:29 +0000268 ret = pmic_reg_write(p, REG_SW_1, val);
269 if (ret) {
270 printf("Writing to REG_SW_1 failed: %d\n", ret);
271 return ret;
272 }
Fabio Estevam5b547f32012-05-07 10:25:59 +0000273
274 /* Set global reset timer to 4s */
275 pmic_reg_read(p, REG_POWER_CTL2, &val);
276 val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
Fabio Estevam085e7282012-12-28 04:05:29 +0000277 ret = pmic_reg_write(p, REG_POWER_CTL2, val);
278 if (ret) {
279 printf("Writing to REG_POWER_CTL2 failed: %d\n", ret);
280 return ret;
281 }
Fabio Estevam768a0592012-05-07 10:26:00 +0000282
283 /* Set VUSBSEL and VUSBEN for USB PHY supply*/
284 pmic_reg_read(p, REG_MODE_0, &val);
285 val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
Fabio Estevam085e7282012-12-28 04:05:29 +0000286 ret = pmic_reg_write(p, REG_MODE_0, val);
287 if (ret) {
288 printf("Writing to REG_MODE_0 failed: %d\n", ret);
289 return ret;
290 }
Fabio Estevam768a0592012-05-07 10:26:00 +0000291
292 /* Set SWBST to 5V in auto mode */
293 val = SWBST_AUTO;
Fabio Estevam085e7282012-12-28 04:05:29 +0000294 ret = pmic_reg_write(p, SWBST_CTRL, val);
295 if (ret) {
296 printf("Writing to SWBST_CTRL failed: %d\n", ret);
297 return ret;
298 }
299
300 return ret;
Fabio Estevam5b547f32012-05-07 10:25:59 +0000301 }
Fabio Estevame7e33722012-04-30 08:12:04 +0000302
Fabio Estevam085e7282012-12-28 04:05:29 +0000303 return -1;
Fabio Estevame7e33722012-04-30 08:12:04 +0000304}
305
306static void clock_1GHz(void)
307{
308 int ret;
Benoît Thébaudeau833b6432012-09-27 10:19:58 +0000309 u32 ref_clk = MXC_HCLK;
Fabio Estevame7e33722012-04-30 08:12:04 +0000310 /*
311 * After increasing voltage to 1.25V, we can switch
312 * CPU clock to 1GHz and DDR to 400MHz safely
313 */
314 ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
315 if (ret)
316 printf("CPU: Switch CPU clock to 1GHZ failed\n");
317
318 ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
319 ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
320 if (ret)
321 printf("CPU: Switch DDR clock to 400MHz failed\n");
322}
323
Jason Liu938080d2011-05-13 01:58:55 +0000324int board_early_init_f(void)
325{
326 setup_iomux_uart();
327 setup_iomux_fec();
Vikram Narayanan30ea4be2012-11-10 02:32:46 +0000328 setup_iomux_lcd();
Jason Liu938080d2011-05-13 01:58:55 +0000329
330 return 0;
331}
332
Stefano Babic3e077372012-08-05 00:18:53 +0000333/*
334 * Do not overwrite the console
335 * Use always serial for U-Boot console
336 */
337int overwrite_console(void)
Fabio Estevam1fc56f12012-04-30 08:12:03 +0000338{
Stefano Babic3e077372012-08-05 00:18:53 +0000339 return 1;
Fabio Estevam1fc56f12012-04-30 08:12:03 +0000340}
Fabio Estevam1fc56f12012-04-30 08:12:03 +0000341
Jason Liu938080d2011-05-13 01:58:55 +0000342int board_init(void)
343{
Jason Liu938080d2011-05-13 01:58:55 +0000344 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
345
Stefano Babicf92e4e62012-02-22 00:24:41 +0000346 mxc_set_sata_internal_clock();
Fabio Estevameae08eb2012-05-29 05:54:39 +0000347 setup_iomux_i2c();
Fabio Estevam54bb8412012-12-26 05:50:20 +0000348
Fabio Estevam54bb8412012-12-26 05:50:20 +0000349 return 0;
350}
351
352int board_late_init(void)
353{
Fabio Estevameae08eb2012-05-29 05:54:39 +0000354 if (!power_init())
355 clock_1GHz();
Stefano Babicf92e4e62012-02-22 00:24:41 +0000356
Jason Liu938080d2011-05-13 01:58:55 +0000357 return 0;
358}
359
360int checkboard(void)
361{
362 puts("Board: MX53 LOCO\n");
363
364 return 0;
365}