blob: 9077f742ce20ca47f9cf7099ede8b15fba99d609 [file] [log] [blame]
wdenk507bbe32004-04-18 21:13:41 +00001/*
Michal Simekcfc67112007-03-11 13:48:24 +01002 * (C) Copyright 2007 Michal Simek
wdenk507bbe32004-04-18 21:13:41 +00003 * (C) Copyright 2004 Atmark Techno, Inc.
4 *
Michal Simekcfc67112007-03-11 13:48:24 +01005 * Michal SIMEK <monstr@monstr.eu>
wdenk507bbe32004-04-18 21:13:41 +00006 * Yasushi SHOJI <yashi@atmark-techno.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Michal Simekcfc67112007-03-11 13:48:24 +010018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk507bbe32004-04-18 21:13:41 +000019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020027#include <asm-offsets.h>
wdenk507bbe32004-04-18 21:13:41 +000028#include <config.h>
29
30 .text
31 .global _start
32_start:
Michal Simek86c1b2a2011-07-21 10:47:21 +020033 /*
34 * reserve registers:
35 * r10: Stores little/big endian offset for vectors
36 * r2: Stores imm opcode
37 * r3: Stores brai opcode
38 */
39
Michal Simekcfc67112007-03-11 13:48:24 +010040 mts rmsr, r0 /* disable cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041 addi r1, r0, CONFIG_SYS_INIT_SP_OFFSET
Michal Simek17980492007-03-26 01:39:07 +020042 addi r1, r1, -4 /* Decrement SP to top of memory */
Michal Simekb98cba02010-08-12 11:47:11 +020043
44 /* Find-out if u-boot is running on BIG/LITTLE endian platform
45 * There are some steps which is necessary to keep in mind:
46 * 1. Setup offset value to r6
47 * 2. Store word offset value to address 0x0
48 * 3. Load just byte from address 0x0
49 * 4a) LITTLE endian - r10 contains 0x2 because it is the smallest
50 * value that's why is on address 0x0
51 * 4b) BIG endian - r10 contains 0x0 because 0x2 offset is on addr 0x3
52 */
53 addik r6, r0, 0x2 /* BIG/LITTLE endian offset */
Michal Simekf3090fc2010-11-15 09:54:43 +000054 lwi r7, r0, 0x28
55 swi r6, r0, 0x28 /* used first unused MB vector */
56 lbui r10, r0, 0x28 /* used first unused MB vector */
57 swi r7, r0, 0x28
Michal Simekb98cba02010-08-12 11:47:11 +020058
Michal Simek86c1b2a2011-07-21 10:47:21 +020059 /* add opcode instruction for 32bit jump - 2 instruction imm & brai */
60 addi r2, r0, 0xb0000000 /* hex b000 opcode imm */
61 addi r3, r0, 0xb8080000 /* hew b808 opcode brai */
wdenk507bbe32004-04-18 21:13:41 +000062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#ifdef CONFIG_SYS_RESET_ADDRESS
Michal Simekcfc67112007-03-11 13:48:24 +010064 /* reset address */
Michal Simek86c1b2a2011-07-21 10:47:21 +020065 swi r2, r0, 0x0 /* reset address - imm opcode */
66 swi r3, r0, 0x4 /* reset address - brai opcode */
67
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068 addik r6, r0, CONFIG_SYS_RESET_ADDRESS
Michal Simekcfc67112007-03-11 13:48:24 +010069 sw r6, r1, r0
Michal Simek5562bcc2011-08-30 15:22:24 +020070 lhu r7, r1, r10
71 rsubi r8, r10, 0x2
72 sh r7, r0, r8
73 rsubi r8, r10, 0x6
74 sh r6, r0, r8
Michal Simekcfc67112007-03-11 13:48:24 +010075#endif
76
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#ifdef CONFIG_SYS_USR_EXCEP
Michal Simekcfc67112007-03-11 13:48:24 +010078 /* user_vector_exception */
Michal Simek86c1b2a2011-07-21 10:47:21 +020079 swi r2, r0, 0x8 /* user vector exception - imm opcode */
80 swi r3, r0, 0xC /* user vector exception - brai opcode */
81
Michal Simekcfc67112007-03-11 13:48:24 +010082 addik r6, r0, _exception_handler
83 sw r6, r1, r0
Michal Simekb98cba02010-08-12 11:47:11 +020084 /*
85 * BIG ENDIAN memory map for user exception
86 * 0x8: 0xB000XXXX
87 * 0xC: 0xB808XXXX
88 *
89 * then it is necessary to count address for storing the most significant
Wolfgang Denk071bc922010-10-27 22:48:30 +020090 * 16bits from _exception_handler address and copy it to
Michal Simekb98cba02010-08-12 11:47:11 +020091 * 0xa address. Big endian use offset in r10=0 that's why is it just
92 * 0xa address. The same is done for the least significant 16 bits
93 * for 0xe address.
94 *
95 * LITTLE ENDIAN memory map for user exception
96 * 0x8: 0xXXXX00B0
97 * 0xC: 0xXXXX08B8
98 *
99 * Offset is for little endian setup to 0x2. rsubi instruction decrease
100 * address value to ensure that points to proper place which is
101 * 0x8 for the most significant 16 bits and
102 * 0xC for the least significant 16 bits
103 */
104 lhu r7, r1, r10
105 rsubi r8, r10, 0xa
106 sh r7, r0, r8
107 rsubi r8, r10, 0xe
108 sh r6, r0, r8
Michal Simekcfc67112007-03-11 13:48:24 +0100109#endif
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#ifdef CONFIG_SYS_INTC_0
Michal Simekcfc67112007-03-11 13:48:24 +0100112 /* interrupt_handler */
Michal Simek86c1b2a2011-07-21 10:47:21 +0200113 swi r2, r0, 0x10 /* interrupt - imm opcode */
114 swi r3, r0, 0x14 /* interrupt - brai opcode */
115
Michal Simekcfc67112007-03-11 13:48:24 +0100116 addik r6, r0, _interrupt_handler
117 sw r6, r1, r0
Michal Simekb98cba02010-08-12 11:47:11 +0200118 lhu r7, r1, r10
119 rsubi r8, r10, 0x12
120 sh r7, r0, r8
121 rsubi r8, r10, 0x16
122 sh r6, r0, r8
Michal Simekcfc67112007-03-11 13:48:24 +0100123#endif
124
125 /* hardware exception */
Michal Simek86c1b2a2011-07-21 10:47:21 +0200126 swi r2, r0, 0x20 /* hardware exception - imm opcode */
127 swi r3, r0, 0x24 /* hardware exception - brai opcode */
128
Michal Simekcfc67112007-03-11 13:48:24 +0100129 addik r6, r0, _hw_exception_handler
130 sw r6, r1, r0
Michal Simekb98cba02010-08-12 11:47:11 +0200131 lhu r7, r1, r10
132 rsubi r8, r10, 0x22
133 sh r7, r0, r8
134 rsubi r8, r10, 0x26
135 sh r6, r0, r8
Michal Simekcfc67112007-03-11 13:48:24 +0100136
137 /* enable instruction and data cache */
138 mfs r12, rmsr
139 ori r12, r12, 0xa0
140 mts rmsr, r12
141
Michal Simek17980492007-03-26 01:39:07 +0200142clear_bss:
143 /* clear BSS segments */
144 addi r5, r0, __bss_start
145 addi r4, r0, __bss_end
146 cmp r6, r5, r4
147 beqi r6, 3f
1482:
149 swi r0, r5, 0 /* write zero to loc */
150 addi r5, r5, 4 /* increment to next loc */
151 cmp r6, r5, r4 /* check if we have reach the end */
152 bnei r6, 2b
1533: /* jumping to board_init */
wdenk507bbe32004-04-18 21:13:41 +0000154 brai board_init
wdenk507bbe32004-04-18 21:13:41 +00001551: bri 1b
Michal Simek06436312007-04-21 21:02:40 +0200156
157/*
158 * Read 16bit little endian
159 */
160 .text
161 .global in16
162 .ent in16
163 .align 2
164in16: lhu r3, r0, r5
165 bslli r4, r3, 8
166 bsrli r3, r3, 8
167 andi r4, r4, 0xffff
168 or r3, r3, r4
169 rtsd r15, 8
170 sext16 r3, r3
171 .end in16
172
173/*
174 * Write 16bit little endian
175 * first parameter(r5) - address, second(r6) - short value
176 */
177 .text
178 .global out16
179 .ent out16
180 .align 2
181out16: bslli r3, r6, 8
182 bsrli r6, r6, 8
183 andi r3, r3, 0xffff
184 or r3, r3, r6
185 sh r3, r0, r5
186 rtsd r15, 8
187 or r0, r0, r0
188 .end out16