blob: 91b00a46cce7b9b18dad398379c3d714c1c58ff1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
David Feng0ae76532013-12-14 11:47:35 +08002/*
3 * (C) Copyright 2013
4 * David Feng <fenghua@phytium.com.cn>
David Feng0ae76532013-12-14 11:47:35 +08005 */
6
7#include <asm-offsets.h>
8#include <config.h>
David Feng0ae76532013-12-14 11:47:35 +08009#include <linux/linkage.h>
10#include <asm/macro.h>
11#include <asm/armv8/mmu.h>
12
13/*************************************************************************
14 *
15 * Startup Code (reset vector)
16 *
17 *************************************************************************/
18
19.globl _start
20_start:
Mian Yousaf Kaukabf2f83b22019-06-13 14:46:44 +020021#if defined(CONFIG_LINUX_KERNEL_IMAGE_HEADER)
Stephen Warren8163faf2018-01-03 14:31:51 -070022#include <asm/boot0-linux-kernel-header.h>
23#elif defined(CONFIG_ENABLE_ARM_SOC_BOOT0_HOOK)
Andre Przywaracdaa6332016-05-31 10:45:06 -070024/*
25 * Various SoCs need something special and SoC-specific up front in
26 * order to boot, allow them to set that in their boot0.h file and then
27 * use it here.
28 */
29#include <asm/arch/boot0.h>
Andre Przywaraa5168a52017-01-02 11:48:33 +000030#else
31 b reset
Andre Przywaracdaa6332016-05-31 10:45:06 -070032#endif
33
David Feng0ae76532013-12-14 11:47:35 +080034 .align 3
35
36.globl _TEXT_BASE
37_TEXT_BASE:
38 .quad CONFIG_SYS_TEXT_BASE
39
40/*
41 * These are defined in the linker script.
42 */
43.globl _end_ofs
44_end_ofs:
45 .quad _end - _start
46
47.globl _bss_start_ofs
48_bss_start_ofs:
49 .quad __bss_start - _start
50
51.globl _bss_end_ofs
52_bss_end_ofs:
53 .quad __bss_end - _start
54
55reset:
Stephen Warren0e2b5352016-07-18 17:01:50 -060056 /* Allow the board to save important registers */
57 b save_boot_params
58.globl save_boot_params_ret
59save_boot_params_ret:
60
Stephen Warren49e93872017-11-02 18:11:27 -060061#if CONFIG_POSITION_INDEPENDENT
Edgar E. Iglesias04d13b52020-09-09 19:07:25 +020062 /* Verify that we're 4K aligned. */
63 adr x0, _start
64 ands x0, x0, #0xfff
65 b.eq 1f
660:
67 /*
68 * FATAL, can't continue.
69 * U-Boot needs to be loaded at a 4K aligned address.
70 *
71 * We use ADRP and ADD to load some symbol addresses during startup.
72 * The ADD uses an absolute (non pc-relative) lo12 relocation
73 * thus requiring 4K alignment.
74 */
75 wfi
76 b 0b
771:
78
Stephen Warren49e93872017-11-02 18:11:27 -060079 /*
80 * Fix .rela.dyn relocations. This allows U-Boot to be loaded to and
81 * executed at a different address than it was linked at.
82 */
83pie_fixup:
84 adr x0, _start /* x0 <- Runtime value of _start */
85 ldr x1, _TEXT_BASE /* x1 <- Linked value of _start */
Andre Przywara9a984f12020-09-30 17:39:14 +010086 subs x9, x0, x1 /* x9 <- Run-vs-link offset */
87 beq pie_fixup_done
Edgar E. Iglesias28c851f122020-09-09 19:07:26 +020088 adrp x2, __rel_dyn_start /* x2 <- Runtime &__rel_dyn_start */
89 add x2, x2, #:lo12:__rel_dyn_start
90 adrp x3, __rel_dyn_end /* x3 <- Runtime &__rel_dyn_end */
91 add x3, x3, #:lo12:__rel_dyn_end
Stephen Warren49e93872017-11-02 18:11:27 -060092pie_fix_loop:
93 ldp x0, x1, [x2], #16 /* (x0, x1) <- (Link location, fixup) */
94 ldr x4, [x2], #8 /* x4 <- addend */
95 cmp w1, #1027 /* relative fixup? */
96 bne pie_skip_reloc
97 /* relative fix: store addend plus offset at dest location */
98 add x0, x0, x9
99 add x4, x4, x9
100 str x4, [x0]
101pie_skip_reloc:
102 cmp x2, x3
103 b.lo pie_fix_loop
104pie_fixup_done:
105#endif
106
Alexander Grafef331e32019-02-20 17:14:49 +0100107#if defined(CONFIG_ARMV8_SPL_EXCEPTION_VECTORS) || !defined(CONFIG_SPL_BUILD)
Andre Przywara1416e2d2018-07-25 00:57:01 +0100108.macro set_vbar, regname, reg
109 msr \regname, \reg
110.endm
111 adr x0, vectors
112#else
113.macro set_vbar, regname, reg
114.endm
115#endif
David Feng0ae76532013-12-14 11:47:35 +0800116 /*
117 * Could be EL3/EL2/EL1, Initial State:
118 * Little Endian, MMU Disabled, i/dCache Disabled
119 */
David Feng0ae76532013-12-14 11:47:35 +0800120 switch_el x1, 3f, 2f, 1f
Andre Przywara1416e2d2018-07-25 00:57:01 +01001213: set_vbar vbar_el3, x0
David Feng1277bac2014-04-19 09:45:21 +0800122 mrs x0, scr_el3
David Fengc71645a2014-03-14 14:26:27 +0800123 orr x0, x0, #0xf /* SCR_EL3.NS|IRQ|FIQ|EA */
124 msr scr_el3, x0
David Feng0ae76532013-12-14 11:47:35 +0800125 msr cptr_el3, xzr /* Enable FP/SIMD */
David Feng0ae76532013-12-14 11:47:35 +0800126 b 0f
Mark Kettenisbfb79842021-02-10 20:14:55 +01001272: mrs x1, hcr_el2
128 tbnz x1, #34, 1f /* HCR_EL2.E2H */
129 set_vbar vbar_el2, x0
David Feng0ae76532013-12-14 11:47:35 +0800130 mov x0, #0x33ff
131 msr cptr_el2, x0 /* Enable FP/SIMD */
132 b 0f
Mark Kettenisbfb79842021-02-10 20:14:55 +01001331: set_vbar vbar_el1, x0
David Feng0ae76532013-12-14 11:47:35 +0800134 mov x0, #3 << 20
135 msr cpacr_el1, x0 /* Enable FP/SIMD */
1360:
Peter Hoyesc48fec62021-07-12 15:04:21 +0100137
138#ifdef COUNTER_FREQUENCY
139 branch_if_not_highest_el x0, 4f
140 ldr x0, =COUNTER_FREQUENCY
141 msr cntfrq_el0, x0 /* Initialize CNTFRQ */
142#endif
143
1444: isb
David Feng0ae76532013-12-14 11:47:35 +0800145
Mingkai Hu3aec4522017-01-06 17:41:10 +0800146 /*
Dinh Nguyen9ad71472017-04-26 23:36:03 -0500147 * Enable SMPEN bit for coherency.
Mingkai Hu3aec4522017-01-06 17:41:10 +0800148 * This register is not architectural but at the moment
149 * this bit should be set for A53/A57/A72.
150 */
151#ifdef CONFIG_ARMV8_SET_SMPEN
York Sun399e2bb2017-05-15 08:51:59 -0700152 switch_el x1, 3f, 1f, 1f
1533:
Dinh Nguyen9ad71472017-04-26 23:36:03 -0500154 mrs x0, S3_1_c15_c2_1 /* cpuectlr_el1 */
Mingkai Hu3aec4522017-01-06 17:41:10 +0800155 orr x0, x0, #0x40
156 msr S3_1_c15_c2_1, x0
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000157 isb
York Sun399e2bb2017-05-15 08:51:59 -07001581:
Mingkai Hu3aec4522017-01-06 17:41:10 +0800159#endif
160
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530161 /* Apply ARM core specific erratas */
162 bl apply_core_errata
163
York Sun1e6ad552014-02-26 13:26:04 -0800164 /*
165 * Cache/BPB/TLB Invalidate
166 * i-cache is invalidated before enabled in icache_enable()
167 * tlb is invalidated before mmu is enabled in dcache_enable()
168 * d-cache is invalidated before enabled in dcache_enable()
169 */
David Feng0ae76532013-12-14 11:47:35 +0800170
171 /* Processor specific initialization */
172 bl lowlevel_init
173
Oded Gabbay4b105f62016-12-27 11:19:43 +0200174#if defined(CONFIG_ARMV8_SPIN_TABLE) && !defined(CONFIG_SPL_BUILD)
Masahiro Yamada6b6024e2016-06-27 19:31:05 +0900175 branch_if_master x0, x1, master_cpu
176 b spin_table_secondary_jump
177 /* never return */
178#elif defined(CONFIG_ARMV8_MULTIENTRY)
David Feng0ae76532013-12-14 11:47:35 +0800179 branch_if_master x0, x1, master_cpu
180
181 /*
182 * Slave CPUs
183 */
184slave_cpu:
185 wfe
186 ldr x1, =CPU_RELEASE_ADDR
187 ldr x0, [x1]
188 cbz x0, slave_cpu
189 br x0 /* branch to the given address */
Linus Walleij23b58772015-03-09 10:53:21 +0100190#endif /* CONFIG_ARMV8_MULTIENTRY */
Masahiro Yamada6b6024e2016-06-27 19:31:05 +0900191master_cpu:
David Feng0ae76532013-12-14 11:47:35 +0800192 bl _main
193
194/*-----------------------------------------------------------------------*/
195
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530196WEAK(apply_core_errata)
197
198 mov x29, lr /* Save LR */
Alison Wangab0ab542017-12-28 13:00:55 +0800199 /* For now, we support Cortex-A53, Cortex-A57 specific errata */
200
201 /* Check if we are running on a Cortex-A53 core */
202 branch_if_a53_core x0, apply_a53_core_errata
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530203
204 /* Check if we are running on a Cortex-A57 core */
205 branch_if_a57_core x0, apply_a57_core_errata
2060:
207 mov lr, x29 /* Restore LR */
208 ret
209
Alison Wangab0ab542017-12-28 13:00:55 +0800210apply_a53_core_errata:
211
212#ifdef CONFIG_ARM_ERRATA_855873
213 mrs x0, midr_el1
214 tst x0, #(0xf << 20)
215 b.ne 0b
216
217 mrs x0, midr_el1
218 and x0, x0, #0xf
219 cmp x0, #3
220 b.lt 0b
221
222 mrs x0, S3_1_c15_c2_0 /* cpuactlr_el1 */
223 /* Enable data cache clean as data cache clean/invalidate */
224 orr x0, x0, #1 << 44
225 msr S3_1_c15_c2_0, x0 /* cpuactlr_el1 */
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000226 isb
Alison Wangab0ab542017-12-28 13:00:55 +0800227#endif
228 b 0b
229
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530230apply_a57_core_errata:
231
232#ifdef CONFIG_ARM_ERRATA_828024
233 mrs x0, S3_1_c15_c2_0 /* cpuactlr_el1 */
234 /* Disable non-allocate hint of w-b-n-a memory type */
Bhupesh Sharmaf299b5b2015-05-28 14:54:13 +0530235 orr x0, x0, #1 << 49
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530236 /* Disable write streaming no L1-allocate threshold */
Bhupesh Sharmaf299b5b2015-05-28 14:54:13 +0530237 orr x0, x0, #3 << 25
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530238 /* Disable write streaming no-allocate threshold */
Bhupesh Sharmaf299b5b2015-05-28 14:54:13 +0530239 orr x0, x0, #3 << 27
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530240 msr S3_1_c15_c2_0, x0 /* cpuactlr_el1 */
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000241 isb
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530242#endif
243
244#ifdef CONFIG_ARM_ERRATA_826974
245 mrs x0, S3_1_c15_c2_0 /* cpuactlr_el1 */
246 /* Disable speculative load execution ahead of a DMB */
Bhupesh Sharmaf299b5b2015-05-28 14:54:13 +0530247 orr x0, x0, #1 << 59
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530248 msr S3_1_c15_c2_0, x0 /* cpuactlr_el1 */
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000249 isb
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530250#endif
251
Ashish kumar2ea3a442016-01-27 18:09:32 +0530252#ifdef CONFIG_ARM_ERRATA_833471
253 mrs x0, S3_1_c15_c2_0 /* cpuactlr_el1 */
254 /* FPSCR write flush.
255 * Note that in some cases where a flush is unnecessary this
256 could impact performance. */
257 orr x0, x0, #1 << 38
258 msr S3_1_c15_c2_0, x0 /* cpuactlr_el1 */
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000259 isb
Ashish kumar2ea3a442016-01-27 18:09:32 +0530260#endif
261
262#ifdef CONFIG_ARM_ERRATA_829520
263 mrs x0, S3_1_c15_c2_0 /* cpuactlr_el1 */
264 /* Disable Indirect Predictor bit will prevent this erratum
265 from occurring
266 * Note that in some cases where a flush is unnecessary this
267 could impact performance. */
268 orr x0, x0, #1 << 4
269 msr S3_1_c15_c2_0, x0 /* cpuactlr_el1 */
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000270 isb
Ashish kumar2ea3a442016-01-27 18:09:32 +0530271#endif
272
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530273#ifdef CONFIG_ARM_ERRATA_833069
274 mrs x0, S3_1_c15_c2_0 /* cpuactlr_el1 */
275 /* Disable Enable Invalidates of BTB bit */
276 and x0, x0, #0xE
277 msr S3_1_c15_c2_0, x0 /* cpuactlr_el1 */
Volodymyr Babchukf8ddd8c2020-06-24 01:05:19 +0000278 isb
Bhupesh Sharma37118fb2015-01-23 15:50:04 +0530279#endif
280 b 0b
281ENDPROC(apply_core_errata)
282
283/*-----------------------------------------------------------------------*/
284
David Feng0ae76532013-12-14 11:47:35 +0800285WEAK(lowlevel_init)
David Feng0ae76532013-12-14 11:47:35 +0800286 mov x29, lr /* Save LR */
David Feng0ae76532013-12-14 11:47:35 +0800287
David Fengc71645a2014-03-14 14:26:27 +0800288#if defined(CONFIG_GICV2) || defined(CONFIG_GICV3)
289 branch_if_slave x0, 1f
290 ldr x0, =GICD_BASE
291 bl gic_init_secure
2921:
293#if defined(CONFIG_GICV3)
294 ldr x0, =GICR_BASE
295 bl gic_init_secure_percpu
296#elif defined(CONFIG_GICV2)
297 ldr x0, =GICD_BASE
298 ldr x1, =GICC_BASE
299 bl gic_init_secure_percpu
300#endif
Stephen Warren11661192016-04-28 12:45:44 -0600301#endif
David Fengc71645a2014-03-14 14:26:27 +0800302
Masahiro Yamadad38fca42016-05-20 12:13:10 +0900303#ifdef CONFIG_ARMV8_MULTIENTRY
David Fengc71645a2014-03-14 14:26:27 +0800304 branch_if_master x0, x1, 2f
David Feng0ae76532013-12-14 11:47:35 +0800305
306 /*
307 * Slave should wait for master clearing spin table.
308 * This sync prevent salves observing incorrect
309 * value of spin table and jumping to wrong place.
310 */
David Fengc71645a2014-03-14 14:26:27 +0800311#if defined(CONFIG_GICV2) || defined(CONFIG_GICV3)
312#ifdef CONFIG_GICV2
313 ldr x0, =GICC_BASE
314#endif
315 bl gic_wait_for_interrupt
316#endif
David Feng0ae76532013-12-14 11:47:35 +0800317
318 /*
David Fengc71645a2014-03-14 14:26:27 +0800319 * All slaves will enter EL2 and optionally EL1.
David Feng0ae76532013-12-14 11:47:35 +0800320 */
Alison Wang7c5e1fe2017-01-17 09:39:17 +0800321 adr x4, lowlevel_in_el2
322 ldr x5, =ES_TO_AARCH64
David Feng0ae76532013-12-14 11:47:35 +0800323 bl armv8_switch_to_el2
Alison Wangec6617c2016-11-10 10:49:03 +0800324
325lowlevel_in_el2:
David Feng0ae76532013-12-14 11:47:35 +0800326#ifdef CONFIG_ARMV8_SWITCH_TO_EL1
Alison Wang7c5e1fe2017-01-17 09:39:17 +0800327 adr x4, lowlevel_in_el1
328 ldr x5, =ES_TO_AARCH64
David Feng0ae76532013-12-14 11:47:35 +0800329 bl armv8_switch_to_el1
Alison Wangec6617c2016-11-10 10:49:03 +0800330
331lowlevel_in_el1:
David Feng0ae76532013-12-14 11:47:35 +0800332#endif
333
Linus Walleij23b58772015-03-09 10:53:21 +0100334#endif /* CONFIG_ARMV8_MULTIENTRY */
335
David Fengc71645a2014-03-14 14:26:27 +08003362:
David Feng0ae76532013-12-14 11:47:35 +0800337 mov lr, x29 /* Restore LR */
338 ret
339ENDPROC(lowlevel_init)
340
David Fengc71645a2014-03-14 14:26:27 +0800341WEAK(smp_kick_all_cpus)
342 /* Kick secondary cpus up by SGI 0 interrupt */
David Fengc71645a2014-03-14 14:26:27 +0800343#if defined(CONFIG_GICV2) || defined(CONFIG_GICV3)
344 ldr x0, =GICD_BASE
Masahiro Yamadaafedf542016-06-17 18:32:47 +0900345 b gic_kick_secondary_cpus
David Fengc71645a2014-03-14 14:26:27 +0800346#endif
David Fengc71645a2014-03-14 14:26:27 +0800347 ret
348ENDPROC(smp_kick_all_cpus)
349
David Feng0ae76532013-12-14 11:47:35 +0800350/*-----------------------------------------------------------------------*/
351
352ENTRY(c_runtime_cpu_setup)
Alexander Grafef331e32019-02-20 17:14:49 +0100353#if defined(CONFIG_ARMV8_SPL_EXCEPTION_VECTORS) || !defined(CONFIG_SPL_BUILD)
David Feng0ae76532013-12-14 11:47:35 +0800354 /* Relocate vBAR */
355 adr x0, vectors
356 switch_el x1, 3f, 2f, 1f
3573: msr vbar_el3, x0
358 b 0f
3592: msr vbar_el2, x0
360 b 0f
3611: msr vbar_el1, x0
3620:
Andre Przywara1416e2d2018-07-25 00:57:01 +0100363#endif
David Feng0ae76532013-12-14 11:47:35 +0800364
365 ret
366ENDPROC(c_runtime_cpu_setup)
Stephen Warren0e2b5352016-07-18 17:01:50 -0600367
368WEAK(save_boot_params)
369 b save_boot_params_ret /* back to my caller */
370ENDPROC(save_boot_params)