blob: 77fa17ee8ab1466c0ffd4e962611821b98295a54 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Matt Porter1d0933e2013-10-07 15:53:02 +05302/*
3 * TI QSPI driver
4 *
5 * Copyright (C) 2013, Texas Instruments, Incorporated
Matt Porter1d0933e2013-10-07 15:53:02 +05306 */
7
8#include <common.h>
9#include <asm/io.h>
10#include <asm/arch/omap.h>
11#include <malloc.h>
12#include <spi.h>
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +053013#include <spi-mem.h>
Mugunthan V N106f8132015-12-23 20:39:40 +053014#include <dm.h>
Sourav Poddar570533b2013-12-21 12:50:09 +053015#include <asm/gpio.h>
16#include <asm/omap_gpio.h>
Vignesh R8ddd9c42015-08-17 15:20:13 +053017#include <asm/omap_common.h>
18#include <asm/ti-common/ti-edma3.h>
Vignesh R948b8bb2016-11-05 16:05:16 +053019#include <linux/kernel.h>
Jean-Jacques Hiblotb06a3812017-02-13 16:17:49 +010020#include <regmap.h>
21#include <syscon.h>
Matt Porter1d0933e2013-10-07 15:53:02 +053022
Mugunthan V N106f8132015-12-23 20:39:40 +053023DECLARE_GLOBAL_DATA_PTR;
24
Matt Porter1d0933e2013-10-07 15:53:02 +053025/* ti qpsi register bit masks */
26#define QSPI_TIMEOUT 2000000
Vignesh Ra6f56ad2016-07-25 15:45:45 +053027#define QSPI_FCLK 192000000
28#define QSPI_DRA7XX_FCLK 76800000
Vignesh R26036852016-09-07 15:18:22 +053029#define QSPI_WLEN_MAX_BITS 128
30#define QSPI_WLEN_MAX_BYTES (QSPI_WLEN_MAX_BITS >> 3)
31#define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
Matt Porter1d0933e2013-10-07 15:53:02 +053032/* clock control */
Jagan Teki847720c2015-10-23 01:39:20 +053033#define QSPI_CLK_EN BIT(31)
Matt Porter1d0933e2013-10-07 15:53:02 +053034#define QSPI_CLK_DIV_MAX 0xffff
35/* command */
36#define QSPI_EN_CS(n) (n << 28)
37#define QSPI_WLEN(n) ((n-1) << 19)
Jagan Teki847720c2015-10-23 01:39:20 +053038#define QSPI_3_PIN BIT(18)
39#define QSPI_RD_SNGL BIT(16)
Matt Porter1d0933e2013-10-07 15:53:02 +053040#define QSPI_WR_SNGL (2 << 16)
41#define QSPI_INVAL (4 << 16)
42#define QSPI_RD_QUAD (7 << 16)
43/* device control */
Matt Porter1d0933e2013-10-07 15:53:02 +053044#define QSPI_CKPHA(n) (1 << (2 + n*8))
45#define QSPI_CSPOL(n) (1 << (1 + n*8))
46#define QSPI_CKPOL(n) (1 << (n*8))
47/* status */
Jagan Teki847720c2015-10-23 01:39:20 +053048#define QSPI_WC BIT(1)
49#define QSPI_BUSY BIT(0)
Matt Porter1d0933e2013-10-07 15:53:02 +053050#define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
51#define QSPI_XFER_DONE QSPI_WC
52#define MM_SWITCH 0x01
Mugunthan V Nec712f42015-12-23 20:39:33 +053053#define MEM_CS(cs) ((cs + 1) << 8)
Praneeth Bajjuri8dfd6e22016-06-21 14:05:36 +053054#define MEM_CS_UNSELECT 0xfffff8ff
Matt Porter1d0933e2013-10-07 15:53:02 +053055
Matt Porter1d0933e2013-10-07 15:53:02 +053056#define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
Mugunthan V N106f8132015-12-23 20:39:40 +053057#define QSPI_SETUP0_READ_DUAL (0x1 << 12)
Matt Porter1d0933e2013-10-07 15:53:02 +053058#define QSPI_SETUP0_READ_QUAD (0x3 << 12)
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +053059#define QSPI_SETUP0_ADDR_SHIFT (8)
60#define QSPI_SETUP0_DBITS_SHIFT (10)
Matt Porter1d0933e2013-10-07 15:53:02 +053061
62/* ti qspi register set */
63struct ti_qspi_regs {
64 u32 pid;
65 u32 pad0[3];
66 u32 sysconfig;
67 u32 pad1[3];
68 u32 int_stat_raw;
69 u32 int_stat_en;
70 u32 int_en_set;
71 u32 int_en_ctlr;
72 u32 intc_eoi;
73 u32 pad2[3];
74 u32 clk_ctrl;
75 u32 dc;
76 u32 cmd;
77 u32 status;
78 u32 data;
79 u32 setup0;
80 u32 setup1;
81 u32 setup2;
82 u32 setup3;
83 u32 memswitch;
84 u32 data1;
85 u32 data2;
86 u32 data3;
87};
88
Mugunthan V N9c425582015-12-23 20:39:34 +053089/* ti qspi priv */
90struct ti_qspi_priv {
Mugunthan V N106f8132015-12-23 20:39:40 +053091 void *memory_map;
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +053092 size_t mmap_size;
Mugunthan V N106f8132015-12-23 20:39:40 +053093 uint max_hz;
94 u32 num_cs;
Matt Porter1d0933e2013-10-07 15:53:02 +053095 struct ti_qspi_regs *base;
Mugunthan V N22309142015-12-23 20:39:35 +053096 void *ctrl_mod_mmap;
Vignesh Ra6f56ad2016-07-25 15:45:45 +053097 ulong fclk;
Matt Porter1d0933e2013-10-07 15:53:02 +053098 unsigned int mode;
99 u32 cmd;
100 u32 dc;
101};
102
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530103static int ti_qspi_set_speed(struct udevice *bus, uint hz)
Matt Porter1d0933e2013-10-07 15:53:02 +0530104{
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530105 struct ti_qspi_priv *priv = dev_get_priv(bus);
Matt Porter1d0933e2013-10-07 15:53:02 +0530106 uint clk_div;
107
Matt Porter1d0933e2013-10-07 15:53:02 +0530108 if (!hz)
109 clk_div = 0;
110 else
Vignesh R948b8bb2016-11-05 16:05:16 +0530111 clk_div = DIV_ROUND_UP(priv->fclk, hz) - 1;
112
113 /* truncate clk_div value to QSPI_CLK_DIV_MAX */
114 if (clk_div > QSPI_CLK_DIV_MAX)
115 clk_div = QSPI_CLK_DIV_MAX;
Matt Porter1d0933e2013-10-07 15:53:02 +0530116
Vignesh Rc595a282016-07-22 10:55:49 +0530117 debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
118
Matt Porter1d0933e2013-10-07 15:53:02 +0530119 /* disable SCLK */
Mugunthan V N9c425582015-12-23 20:39:34 +0530120 writel(readl(&priv->base->clk_ctrl) & ~QSPI_CLK_EN,
121 &priv->base->clk_ctrl);
Vignesh R948b8bb2016-11-05 16:05:16 +0530122 /* enable SCLK and program the clk divider */
Mugunthan V N9c425582015-12-23 20:39:34 +0530123 writel(QSPI_CLK_EN | clk_div, &priv->base->clk_ctrl);
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530124
125 return 0;
Matt Porter1d0933e2013-10-07 15:53:02 +0530126}
127
Mugunthan V N22309142015-12-23 20:39:35 +0530128static void ti_qspi_cs_deactivate(struct ti_qspi_priv *priv)
Matt Porter1d0933e2013-10-07 15:53:02 +0530129{
Mugunthan V N9c425582015-12-23 20:39:34 +0530130 writel(priv->cmd | QSPI_INVAL, &priv->base->cmd);
Vignesh R857db482015-11-10 11:52:10 +0530131 /* dummy readl to ensure bus sync */
Mugunthan V N22309142015-12-23 20:39:35 +0530132 readl(&priv->base->cmd);
Matt Porter1d0933e2013-10-07 15:53:02 +0530133}
134
Mugunthan V N22309142015-12-23 20:39:35 +0530135static void ti_qspi_ctrl_mode_mmap(void *ctrl_mod_mmap, int cs, bool enable)
Matt Porter1d0933e2013-10-07 15:53:02 +0530136{
Mugunthan V N22309142015-12-23 20:39:35 +0530137 u32 val;
138
139 val = readl(ctrl_mod_mmap);
140 if (enable)
141 val |= MEM_CS(cs);
142 else
143 val &= MEM_CS_UNSELECT;
144 writel(val, ctrl_mod_mmap);
145}
146
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530147static int ti_qspi_xfer(struct udevice *dev, unsigned int bitlen,
148 const void *dout, void *din, unsigned long flags)
Mugunthan V N22309142015-12-23 20:39:35 +0530149{
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530150 struct dm_spi_slave_platdata *slave = dev_get_parent_platdata(dev);
151 struct ti_qspi_priv *priv;
152 struct udevice *bus;
Matt Porter1d0933e2013-10-07 15:53:02 +0530153 uint words = bitlen >> 3; /* fixed 8-bit word length */
154 const uchar *txp = dout;
155 uchar *rxp = din;
156 uint status;
Sourav Poddar570533b2013-12-21 12:50:09 +0530157 int timeout;
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530158 unsigned int cs = slave->cs;
159
160 bus = dev->parent;
161 priv = dev_get_priv(bus);
162
163 if (cs > priv->num_cs) {
164 debug("invalid qspi chip select\n");
165 return -EINVAL;
166 }
Sourav Poddar570533b2013-12-21 12:50:09 +0530167
Matt Porter1d0933e2013-10-07 15:53:02 +0530168 if (bitlen == 0)
169 return -1;
170
171 if (bitlen % 8) {
172 debug("spi_xfer: Non byte aligned SPI transfer\n");
173 return -1;
174 }
175
176 /* Setup command reg */
Mugunthan V N9c425582015-12-23 20:39:34 +0530177 priv->cmd = 0;
178 priv->cmd |= QSPI_WLEN(8);
Mugunthan V N22309142015-12-23 20:39:35 +0530179 priv->cmd |= QSPI_EN_CS(cs);
Mugunthan V N9c425582015-12-23 20:39:34 +0530180 if (priv->mode & SPI_3WIRE)
181 priv->cmd |= QSPI_3_PIN;
182 priv->cmd |= 0xfff;
Matt Porter1d0933e2013-10-07 15:53:02 +0530183
Vignesh R26036852016-09-07 15:18:22 +0530184 while (words) {
185 u8 xfer_len = 0;
186
Matt Porter1d0933e2013-10-07 15:53:02 +0530187 if (txp) {
Vignesh R26036852016-09-07 15:18:22 +0530188 u32 cmd = priv->cmd;
189
190 if (words >= QSPI_WLEN_MAX_BYTES) {
191 u32 *txbuf = (u32 *)txp;
192 u32 data;
193
194 data = cpu_to_be32(*txbuf++);
195 writel(data, &priv->base->data3);
196 data = cpu_to_be32(*txbuf++);
197 writel(data, &priv->base->data2);
198 data = cpu_to_be32(*txbuf++);
199 writel(data, &priv->base->data1);
200 data = cpu_to_be32(*txbuf++);
201 writel(data, &priv->base->data);
202 cmd &= ~QSPI_WLEN_MASK;
203 cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
204 xfer_len = QSPI_WLEN_MAX_BYTES;
205 } else {
206 writeb(*txp, &priv->base->data);
207 xfer_len = 1;
208 }
209 debug("tx cmd %08x dc %08x\n",
210 cmd | QSPI_WR_SNGL, priv->dc);
211 writel(cmd | QSPI_WR_SNGL, &priv->base->cmd);
Mugunthan V N9c425582015-12-23 20:39:34 +0530212 status = readl(&priv->base->status);
Matt Porter1d0933e2013-10-07 15:53:02 +0530213 timeout = QSPI_TIMEOUT;
214 while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
215 if (--timeout < 0) {
216 printf("spi_xfer: TX timeout!\n");
217 return -1;
218 }
Mugunthan V N9c425582015-12-23 20:39:34 +0530219 status = readl(&priv->base->status);
Matt Porter1d0933e2013-10-07 15:53:02 +0530220 }
Vignesh R26036852016-09-07 15:18:22 +0530221 txp += xfer_len;
Matt Porter1d0933e2013-10-07 15:53:02 +0530222 debug("tx done, status %08x\n", status);
223 }
224 if (rxp) {
Matt Porter1d0933e2013-10-07 15:53:02 +0530225 debug("rx cmd %08x dc %08x\n",
Vignesh R69eeefa2016-07-22 10:55:48 +0530226 ((u32)(priv->cmd | QSPI_RD_SNGL)), priv->dc);
Vignesh R69eeefa2016-07-22 10:55:48 +0530227 writel(priv->cmd | QSPI_RD_SNGL, &priv->base->cmd);
Mugunthan V N9c425582015-12-23 20:39:34 +0530228 status = readl(&priv->base->status);
Matt Porter1d0933e2013-10-07 15:53:02 +0530229 timeout = QSPI_TIMEOUT;
230 while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
231 if (--timeout < 0) {
232 printf("spi_xfer: RX timeout!\n");
233 return -1;
234 }
Mugunthan V N9c425582015-12-23 20:39:34 +0530235 status = readl(&priv->base->status);
Matt Porter1d0933e2013-10-07 15:53:02 +0530236 }
Mugunthan V N9c425582015-12-23 20:39:34 +0530237 *rxp++ = readl(&priv->base->data);
Vignesh R26036852016-09-07 15:18:22 +0530238 xfer_len = 1;
Matt Porter1d0933e2013-10-07 15:53:02 +0530239 debug("rx done, status %08x, read %02x\n",
240 status, *(rxp-1));
241 }
Vignesh R26036852016-09-07 15:18:22 +0530242 words -= xfer_len;
Matt Porter1d0933e2013-10-07 15:53:02 +0530243 }
244
245 /* Terminate frame */
246 if (flags & SPI_XFER_END)
Mugunthan V N22309142015-12-23 20:39:35 +0530247 ti_qspi_cs_deactivate(priv);
Matt Porter1d0933e2013-10-07 15:53:02 +0530248
249 return 0;
250}
Vignesh R8ddd9c42015-08-17 15:20:13 +0530251
252/* TODO: control from sf layer to here through dm-spi */
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530253static void ti_qspi_copy_mmap(void *data, void *offset, size_t len)
Vignesh R8ddd9c42015-08-17 15:20:13 +0530254{
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530255#if defined(CONFIG_TI_EDMA3) && !defined(CONFIG_DMA)
Vignesh R8ddd9c42015-08-17 15:20:13 +0530256 unsigned int addr = (unsigned int) (data);
257 unsigned int edma_slot_num = 1;
258
259 /* Invalidate the area, so no writeback into the RAM races with DMA */
260 invalidate_dcache_range(addr, addr + roundup(len, ARCH_DMA_MINALIGN));
261
262 /* enable edma3 clocks */
263 enable_edma3_clocks();
264
265 /* Call edma3 api to do actual DMA transfer */
266 edma3_transfer(EDMA3_BASE, edma_slot_num, data, offset, len);
267
268 /* disable edma3 clocks */
269 disable_edma3_clocks();
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530270#else
271 memcpy_fromio(data, offset, len);
272#endif
Vignesh R8ddd9c42015-08-17 15:20:13 +0530273
274 *((unsigned int *)offset) += len;
275}
Mugunthan V N22309142015-12-23 20:39:35 +0530276
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530277static void ti_qspi_setup_mmap_read(struct ti_qspi_priv *priv, u8 opcode,
278 u8 data_nbits, u8 addr_width,
279 u8 dummy_bytes)
Mugunthan V N106f8132015-12-23 20:39:40 +0530280{
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530281 u32 memval = opcode;
Mugunthan V N106f8132015-12-23 20:39:40 +0530282
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530283 switch (data_nbits) {
284 case 4:
Mugunthan V N106f8132015-12-23 20:39:40 +0530285 memval |= QSPI_SETUP0_READ_QUAD;
Mugunthan V N106f8132015-12-23 20:39:40 +0530286 break;
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530287 case 2:
Mugunthan V N106f8132015-12-23 20:39:40 +0530288 memval |= QSPI_SETUP0_READ_DUAL;
289 break;
290 default:
Mugunthan V N106f8132015-12-23 20:39:40 +0530291 memval |= QSPI_SETUP0_READ_NORMAL;
292 break;
293 }
294
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530295 memval |= ((addr_width - 1) << QSPI_SETUP0_ADDR_SHIFT |
296 dummy_bytes << QSPI_SETUP0_DBITS_SHIFT);
297
Mugunthan V N106f8132015-12-23 20:39:40 +0530298 writel(memval, &priv->base->setup0);
299}
300
Mugunthan V N106f8132015-12-23 20:39:40 +0530301static int ti_qspi_set_mode(struct udevice *bus, uint mode)
302{
303 struct ti_qspi_priv *priv = dev_get_priv(bus);
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530304
305 priv->dc = 0;
306 if (mode & SPI_CPHA)
307 priv->dc |= QSPI_CKPHA(0);
308 if (mode & SPI_CPOL)
309 priv->dc |= QSPI_CKPOL(0);
310 if (mode & SPI_CS_HIGH)
311 priv->dc |= QSPI_CSPOL(0);
312
313 return 0;
Mugunthan V N106f8132015-12-23 20:39:40 +0530314}
315
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530316static int ti_qspi_exec_mem_op(struct spi_slave *slave,
317 const struct spi_mem_op *op)
318{
319 struct ti_qspi_priv *priv;
320 struct udevice *bus;
321
322 bus = slave->dev->parent;
323 priv = dev_get_priv(bus);
324 u32 from = 0;
325 int ret = 0;
326
327 /* Only optimize read path. */
328 if (!op->data.nbytes || op->data.dir != SPI_MEM_DATA_IN ||
329 !op->addr.nbytes || op->addr.nbytes > 4)
330 return -ENOTSUPP;
331
332 /* Address exceeds MMIO window size, fall back to regular mode. */
333 from = op->addr.val;
334 if (from + op->data.nbytes > priv->mmap_size)
335 return -ENOTSUPP;
336
337 ti_qspi_setup_mmap_read(priv, op->cmd.opcode, op->data.buswidth,
338 op->addr.nbytes, op->dummy.nbytes);
339
340 ti_qspi_copy_mmap((void *)op->data.buf.in,
341 (void *)priv->memory_map + from, op->data.nbytes);
342
343 return ret;
344}
345
Mugunthan V N106f8132015-12-23 20:39:40 +0530346static int ti_qspi_claim_bus(struct udevice *dev)
347{
348 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Mugunthan V N106f8132015-12-23 20:39:40 +0530349 struct ti_qspi_priv *priv;
350 struct udevice *bus;
351
352 bus = dev->parent;
353 priv = dev_get_priv(bus);
354
355 if (slave_plat->cs > priv->num_cs) {
356 debug("invalid qspi chip select\n");
357 return -EINVAL;
358 }
359
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530360 writel(MM_SWITCH, &priv->base->memswitch);
361 if (priv->ctrl_mod_mmap)
362 ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap,
363 slave_plat->cs, true);
Mugunthan V N106f8132015-12-23 20:39:40 +0530364
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530365 writel(priv->dc, &priv->base->dc);
366 writel(0, &priv->base->cmd);
367 writel(0, &priv->base->data);
368
369 priv->dc <<= slave_plat->cs * 8;
370 writel(priv->dc, &priv->base->dc);
371
372 return 0;
Mugunthan V N106f8132015-12-23 20:39:40 +0530373}
374
375static int ti_qspi_release_bus(struct udevice *dev)
376{
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530377 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Mugunthan V N106f8132015-12-23 20:39:40 +0530378 struct ti_qspi_priv *priv;
379 struct udevice *bus;
380
381 bus = dev->parent;
382 priv = dev_get_priv(bus);
383
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530384 writel(~MM_SWITCH, &priv->base->memswitch);
385 if (priv->ctrl_mod_mmap)
386 ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap,
387 slave_plat->cs, false);
Vignesh Raghavendra61ae9782019-04-16 21:31:59 +0530388
389 writel(0, &priv->base->dc);
390 writel(0, &priv->base->cmd);
391 writel(0, &priv->base->data);
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530392 writel(0, &priv->base->setup0);
Mugunthan V N106f8132015-12-23 20:39:40 +0530393
394 return 0;
395}
396
Mugunthan V N106f8132015-12-23 20:39:40 +0530397static int ti_qspi_probe(struct udevice *bus)
398{
Vignesh Ra6f56ad2016-07-25 15:45:45 +0530399 struct ti_qspi_priv *priv = dev_get_priv(bus);
400
401 priv->fclk = dev_get_driver_data(bus);
402
Mugunthan V N106f8132015-12-23 20:39:40 +0530403 return 0;
404}
405
Jean-Jacques Hiblotb06a3812017-02-13 16:17:49 +0100406static void *map_syscon_chipselects(struct udevice *bus)
407{
408#if CONFIG_IS_ENABLED(SYSCON)
409 struct udevice *syscon;
410 struct regmap *regmap;
411 const fdt32_t *cell;
412 int len, err;
413
414 err = uclass_get_device_by_phandle(UCLASS_SYSCON, bus,
415 "syscon-chipselects", &syscon);
416 if (err) {
417 debug("%s: unable to find syscon device (%d)\n", __func__,
418 err);
419 return NULL;
420 }
421
422 regmap = syscon_get_regmap(syscon);
423 if (IS_ERR(regmap)) {
424 debug("%s: unable to find regmap (%ld)\n", __func__,
425 PTR_ERR(regmap));
426 return NULL;
427 }
428
Simon Glassda409cc2017-05-17 17:18:09 -0600429 cell = fdt_getprop(gd->fdt_blob, dev_of_offset(bus),
430 "syscon-chipselects", &len);
Jean-Jacques Hiblotb06a3812017-02-13 16:17:49 +0100431 if (len < 2*sizeof(fdt32_t)) {
432 debug("%s: offset not available\n", __func__);
433 return NULL;
434 }
435
436 return fdtdec_get_number(cell + 1, 1) + regmap_get_range(regmap, 0);
437#else
438 fdt_addr_t addr;
Simon Glassa821c4a2017-05-17 17:18:05 -0600439 addr = devfdt_get_addr_index(bus, 2);
Jean-Jacques Hiblotb06a3812017-02-13 16:17:49 +0100440 return (addr == FDT_ADDR_T_NONE) ? NULL :
441 map_physmem(addr, 0, MAP_NOCACHE);
442#endif
443}
444
Mugunthan V N106f8132015-12-23 20:39:40 +0530445static int ti_qspi_ofdata_to_platdata(struct udevice *bus)
446{
447 struct ti_qspi_priv *priv = dev_get_priv(bus);
448 const void *blob = gd->fdt_blob;
Simon Glasse160f7d2017-01-17 16:52:55 -0700449 int node = dev_of_offset(bus);
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530450 fdt_addr_t mmap_addr;
451 fdt_addr_t mmap_size;
Mugunthan V N106f8132015-12-23 20:39:40 +0530452
Jean-Jacques Hiblotb06a3812017-02-13 16:17:49 +0100453 priv->ctrl_mod_mmap = map_syscon_chipselects(bus);
Simon Glassa821c4a2017-05-17 17:18:05 -0600454 priv->base = map_physmem(devfdt_get_addr(bus),
455 sizeof(struct ti_qspi_regs), MAP_NOCACHE);
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530456 mmap_addr = devfdt_get_addr_size_index(bus, 1, &mmap_size);
457 priv->memory_map = map_physmem(mmap_addr, mmap_size, MAP_NOCACHE);
458 priv->mmap_size = mmap_size;
Mugunthan V N106f8132015-12-23 20:39:40 +0530459
460 priv->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency", -1);
461 if (priv->max_hz < 0) {
462 debug("Error: Max frequency missing\n");
463 return -ENODEV;
464 }
465 priv->num_cs = fdtdec_get_int(blob, node, "num-cs", 4);
466
467 debug("%s: regs=<0x%x>, max-frequency=%d\n", __func__,
468 (int)priv->base, priv->max_hz);
469
470 return 0;
471}
472
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530473static const struct spi_controller_mem_ops ti_qspi_mem_ops = {
474 .exec_op = ti_qspi_exec_mem_op,
475};
Mugunthan V N106f8132015-12-23 20:39:40 +0530476
477static const struct dm_spi_ops ti_qspi_ops = {
478 .claim_bus = ti_qspi_claim_bus,
479 .release_bus = ti_qspi_release_bus,
480 .xfer = ti_qspi_xfer,
481 .set_speed = ti_qspi_set_speed,
482 .set_mode = ti_qspi_set_mode,
Vignesh Raghavendra4c96c612019-04-16 21:32:00 +0530483 .mem_ops = &ti_qspi_mem_ops,
Mugunthan V N106f8132015-12-23 20:39:40 +0530484};
485
486static const struct udevice_id ti_qspi_ids[] = {
Vignesh Ra6f56ad2016-07-25 15:45:45 +0530487 { .compatible = "ti,dra7xxx-qspi", .data = QSPI_DRA7XX_FCLK},
488 { .compatible = "ti,am4372-qspi", .data = QSPI_FCLK},
Mugunthan V N106f8132015-12-23 20:39:40 +0530489 { }
490};
491
492U_BOOT_DRIVER(ti_qspi) = {
493 .name = "ti_qspi",
494 .id = UCLASS_SPI,
495 .of_match = ti_qspi_ids,
496 .ops = &ti_qspi_ops,
497 .ofdata_to_platdata = ti_qspi_ofdata_to_platdata,
498 .priv_auto_alloc_size = sizeof(struct ti_qspi_priv),
499 .probe = ti_qspi_probe,
Mugunthan V N106f8132015-12-23 20:39:40 +0530500};