blob: c1815e8860dd34069af7feefe890de1dcf4fc7fa [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Andy Fleming75b9d4a2008-08-31 16:33:26 -050028#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000029#include <common.h>
30#include <watchdog.h>
31#include <command.h>
Andy Fleming80522dc2008-10-30 16:51:33 -050032#include <fsl_esdhc.h>
wdenk42d1f032003-10-15 23:53:47 +000033#include <asm/cache.h>
Sergei Poselenov740280e2008-06-06 15:42:40 +020034#include <asm/io.h>
Becky Bruce199e2622010-06-17 11:37:25 -050035#include <asm/mmu.h>
Dipen Dudhatd789b5f2011-01-20 16:29:35 +053036#include <asm/fsl_ifc.h>
Becky Bruce199e2622010-06-17 11:37:25 -050037#include <asm/fsl_law.h>
Becky Bruce38dba0c2010-12-17 17:17:56 -060038#include <asm/fsl_lbc.h>
York Sunebbe11d2010-09-28 15:20:33 -070039#include <post.h>
40#include <asm/processor.h>
41#include <asm/fsl_ddr_sdram.h>
wdenk42d1f032003-10-15 23:53:47 +000042
James Yang591933c2008-02-08 16:44:53 -060043DECLARE_GLOBAL_DATA_PTR;
44
Ira W. Snyderc18de0d2011-11-21 13:20:32 -080045/*
46 * Default board reset function
47 */
48static void
49__board_reset(void)
50{
51 /* Do nothing */
52}
53void board_reset(void) __attribute__((weak, alias("__board_reset")));
54
wdenk42d1f032003-10-15 23:53:47 +000055int checkcpu (void)
56{
wdenk97d80fc2004-06-09 00:34:46 +000057 sys_info_t sysinfo;
wdenk97d80fc2004-06-09 00:34:46 +000058 uint pvr, svr;
59 uint ver;
60 uint major, minor;
Kumar Gala4dbdb762008-06-10 16:53:46 -050061 struct cpu_type *cpu;
Wolfgang Denk08ef89e2008-10-19 02:35:49 +020062 char buf1[32], buf2[32];
Kumar Gala9ce3c222010-04-13 11:07:57 -050063#if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala9ce3c222010-04-13 11:07:57 -050065#endif /* CONFIG_FSL_CORENET */
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080066#ifdef CONFIG_DDR_CLK_FREQ
67 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
68 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
69#else
Kumar Gala39aaca12009-03-19 02:46:19 -050070#ifdef CONFIG_FSL_CORENET
71 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
72 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
73#else
Kumar Galaee1e35b2008-05-29 01:21:24 -050074 u32 ddr_ratio = 0;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080075#endif /* CONFIG_FSL_CORENET */
Kumar Gala39aaca12009-03-19 02:46:19 -050076#endif /* CONFIG_DDR_CLK_FREQ */
Timur Tabifbb9ecf2011-08-05 16:15:24 -050077 unsigned int i, core, nr_cores = cpu_numcores();
78 u32 mask = cpu_mask();
wdenk42d1f032003-10-15 23:53:47 +000079
wdenk97d80fc2004-06-09 00:34:46 +000080 svr = get_svr();
wdenk97d80fc2004-06-09 00:34:46 +000081 major = SVR_MAJ(svr);
82 minor = SVR_MIN(svr);
83
Poonam Aggrwal0e870982009-07-31 12:08:14 +053084 if (cpu_numcores() > 1) {
Poonam Aggrwal21170c82009-09-03 19:42:40 +053085#ifndef CONFIG_MP
86 puts("Unicore software on multiprocessor system!!\n"
87 "To enable mutlticore build define CONFIG_MP\n");
88#endif
Kim Phillips680c6132010-08-09 18:39:57 -050089 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Poonam Aggrwal0e870982009-07-31 12:08:14 +053090 printf("CPU%d: ", pic->whoami);
91 } else {
92 puts("CPU: ");
93 }
Andy Fleming1ced1212008-02-06 01:19:40 -060094
Poonam Aggrwal0e870982009-07-31 12:08:14 +053095 cpu = gd->cpu;
96
Poonam Aggrwal58442dc2009-09-02 13:35:21 +053097 puts(cpu->name);
98 if (IS_E_PROCESSOR(svr))
99 puts("E");
Andy Fleming1ced1212008-02-06 01:19:40 -0600100
wdenk97d80fc2004-06-09 00:34:46 +0000101 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +0000102
wdenk6c9e7892005-03-15 22:56:53 +0000103 pvr = get_pvr();
104 ver = PVR_VER(pvr);
105 major = PVR_MAJ(pvr);
106 minor = PVR_MIN(pvr);
107
108 printf("Core: ");
Kumar Gala89927382011-07-25 09:28:39 -0500109 switch(ver) {
110 case PVR_VER_E500_V1:
111 case PVR_VER_E500_V2:
112 puts("E500");
113 break;
114 case PVR_VER_E500MC:
115 puts("E500MC");
116 break;
117 case PVR_VER_E5500:
118 puts("E5500");
119 break;
120 default:
Kumar Gala2a3a96c2009-10-21 13:23:54 -0500121 puts("Unknown");
Kumar Gala89927382011-07-25 09:28:39 -0500122 break;
wdenk6c9e7892005-03-15 22:56:53 +0000123 }
Kumar Gala0f060c32008-10-23 01:47:38 -0500124
wdenk6c9e7892005-03-15 22:56:53 +0000125 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
126
wdenk97d80fc2004-06-09 00:34:46 +0000127 get_sys_info(&sysinfo);
128
Kumar Galab29dee32009-02-04 09:35:57 -0600129 puts("Clock Configuration:");
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500130 for_each_cpu(i, core, nr_cores, mask) {
Wolfgang Denk1bba30e2009-02-19 00:41:08 +0100131 if (!(i & 3))
132 printf ("\n ");
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500133 printf("CPU%d:%-4s MHz, ", core,
134 strmhz(buf1, sysinfo.freqProcessor[core]));
Kumar Galab29dee32009-02-04 09:35:57 -0600135 }
136 printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
Kumar Galaee1e35b2008-05-29 01:21:24 -0500137
Kumar Gala39aaca12009-03-19 02:46:19 -0500138#ifdef CONFIG_FSL_CORENET
139 if (ddr_sync == 1) {
140 printf(" DDR:%-4s MHz (%s MT/s data rate) "
141 "(Synchronous), ",
142 strmhz(buf1, sysinfo.freqDDRBus/2),
143 strmhz(buf2, sysinfo.freqDDRBus));
144 } else {
145 printf(" DDR:%-4s MHz (%s MT/s data rate) "
146 "(Asynchronous), ",
147 strmhz(buf1, sysinfo.freqDDRBus/2),
148 strmhz(buf2, sysinfo.freqDDRBus));
149 }
150#else
Kumar Galad4357932007-12-07 04:59:26 -0600151 switch (ddr_ratio) {
152 case 0x0:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200153 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
154 strmhz(buf1, sysinfo.freqDDRBus/2),
155 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600156 break;
157 case 0x7:
Kumar Gala39aaca12009-03-19 02:46:19 -0500158 printf(" DDR:%-4s MHz (%s MT/s data rate) "
159 "(Synchronous), ",
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200160 strmhz(buf1, sysinfo.freqDDRBus/2),
161 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600162 break;
163 default:
Kumar Gala39aaca12009-03-19 02:46:19 -0500164 printf(" DDR:%-4s MHz (%s MT/s data rate) "
165 "(Asynchronous), ",
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200166 strmhz(buf1, sysinfo.freqDDRBus/2),
167 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600168 break;
169 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500170#endif
wdenk97d80fc2004-06-09 00:34:46 +0000171
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530172#if defined(CONFIG_FSL_LBC)
Kumar Gala39aaca12009-03-19 02:46:19 -0500173 if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
Trent Piephoada591d2008-12-03 15:16:37 -0800174 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
Kumar Gala39aaca12009-03-19 02:46:19 -0500175 } else {
Trent Piephoada591d2008-12-03 15:16:37 -0800176 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
177 sysinfo.freqLocalBus);
Kumar Gala39aaca12009-03-19 02:46:19 -0500178 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530179#endif
wdenk97d80fc2004-06-09 00:34:46 +0000180
Andy Fleming1ced1212008-02-06 01:19:40 -0600181#ifdef CONFIG_CPM2
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200182 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
Andy Fleming1ced1212008-02-06 01:19:40 -0600183#endif
wdenk97d80fc2004-06-09 00:34:46 +0000184
Haiying Wangb3d7f202009-05-20 12:30:29 -0400185#ifdef CONFIG_QE
186 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
187#endif
188
Kumar Gala39aaca12009-03-19 02:46:19 -0500189#ifdef CONFIG_SYS_DPAA_FMAN
190 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
Emil Medve7eda1f82010-06-17 00:08:29 -0500191 printf(" FMAN%d: %s MHz\n", i + 1,
Kumar Gala39aaca12009-03-19 02:46:19 -0500192 strmhz(buf1, sysinfo.freqFMan[i]));
193 }
194#endif
195
196#ifdef CONFIG_SYS_DPAA_PME
197 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
198#endif
199
wdenk6c9e7892005-03-15 22:56:53 +0000200 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000201
202 return 0;
203}
204
205
206/* ------------------------------------------------------------------------- */
207
Mike Frysinger882b7d72010-10-20 03:41:17 -0400208int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk42d1f032003-10-15 23:53:47 +0000209{
Kumar Galac3483222009-09-08 13:46:46 -0500210/* Everything after the first generation of PQ3 parts has RSTCR */
211#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
212 defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
Sergei Poselenov793670c2008-05-08 14:17:08 +0200213 unsigned long val, msr;
214
wdenk42d1f032003-10-15 23:53:47 +0000215 /*
216 * Initiate hard reset in debug control register DBCR0
Kumar Galac3483222009-09-08 13:46:46 -0500217 * Make sure MSR[DE] = 1. This only resets the core.
wdenk42d1f032003-10-15 23:53:47 +0000218 */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200219 msr = mfmsr ();
220 msr |= MSR_DE;
221 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400222
Sergei Poselenov793670c2008-05-08 14:17:08 +0200223 val = mfspr(DBCR0);
224 val |= 0x70000000;
225 mtspr(DBCR0,val);
Kumar Galac3483222009-09-08 13:46:46 -0500226#else
227 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Ira W. Snyderc18de0d2011-11-21 13:20:32 -0800228
229 /* Attempt board-specific reset */
230 board_reset();
231
232 /* Next try asserting HRESET_REQ */
233 out_be32(&gur->rstcr, 0x2);
Kumar Galac3483222009-09-08 13:46:46 -0500234 udelay(100);
235#endif
Sergei Poselenov793670c2008-05-08 14:17:08 +0200236
wdenk42d1f032003-10-15 23:53:47 +0000237 return 1;
238}
239
240
241/*
242 * Get timebase clock frequency
243 */
Kumar Gala66412c62011-02-18 05:40:54 -0600244#ifndef CONFIG_SYS_FSL_TBCLK_DIV
245#define CONFIG_SYS_FSL_TBCLK_DIV 8
246#endif
wdenk42d1f032003-10-15 23:53:47 +0000247unsigned long get_tbclk (void)
248{
Kumar Gala66412c62011-02-18 05:40:54 -0600249 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
250
251 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
wdenk42d1f032003-10-15 23:53:47 +0000252}
253
254
255#if defined(CONFIG_WATCHDOG)
256void
257watchdog_reset(void)
258{
259 int re_enable = disable_interrupts();
260 reset_85xx_watchdog();
261 if (re_enable) enable_interrupts();
262}
263
264void
265reset_85xx_watchdog(void)
266{
267 /*
268 * Clear TSR(WIS) bit by writing 1
269 */
270 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500271 val = mfspr(SPRN_TSR);
272 val |= TSR_WIS;
273 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000274}
275#endif /* CONFIG_WATCHDOG */
276
Sergei Poselenov740280e2008-06-06 15:42:40 +0200277/*
Andy Fleming80522dc2008-10-30 16:51:33 -0500278 * Initializes on-chip MMC controllers.
279 * to override, implement board_mmc_init()
280 */
281int cpu_mmc_init(bd_t *bis)
282{
283#ifdef CONFIG_FSL_ESDHC
284 return fsl_esdhc_mmc_init(bis);
285#else
286 return 0;
287#endif
288}
Becky Bruce199e2622010-06-17 11:37:25 -0500289
290/*
291 * Print out the state of various machine registers.
Dipen Dudhatd789b5f2011-01-20 16:29:35 +0530292 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
293 * parameters for IFC and TLBs
Becky Bruce199e2622010-06-17 11:37:25 -0500294 */
295void mpc85xx_reginfo(void)
296{
297 print_tlbcam();
298 print_laws();
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530299#if defined(CONFIG_FSL_LBC)
Becky Bruce199e2622010-06-17 11:37:25 -0500300 print_lbc_regs();
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530301#endif
Dipen Dudhatd789b5f2011-01-20 16:29:35 +0530302#ifdef CONFIG_FSL_IFC
303 print_ifc_regs();
304#endif
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530305
Becky Bruce199e2622010-06-17 11:37:25 -0500306}
York Sunebbe11d2010-09-28 15:20:33 -0700307
Becky Bruce38dba0c2010-12-17 17:17:56 -0600308/* Common ddr init for non-corenet fsl 85xx platforms */
309#ifndef CONFIG_FSL_CORENET
Zhao Chenhuic1fc2d42011-01-28 17:58:37 +0800310#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SYS_INIT_L2_ADDR)
311phys_size_t initdram(int board_type)
312{
313#if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
314 return fsl_ddr_sdram_size();
315#else
316 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
317#endif
318}
319#else /* CONFIG_SYS_RAMBOOT */
Becky Bruce38dba0c2010-12-17 17:17:56 -0600320phys_size_t initdram(int board_type)
321{
322 phys_size_t dram_size = 0;
323
Becky Bruce810c4422010-12-17 17:17:58 -0600324#if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
Becky Bruce38dba0c2010-12-17 17:17:56 -0600325 {
326 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
327 unsigned int x = 10;
328 unsigned int i;
329
330 /*
331 * Work around to stabilize DDR DLL
332 */
333 out_be32(&gur->ddrdllcr, 0x81000000);
334 asm("sync;isync;msync");
335 udelay(200);
336 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
337 setbits_be32(&gur->devdisr, 0x00010000);
338 for (i = 0; i < x; i++)
339 ;
340 clrbits_be32(&gur->devdisr, 0x00010000);
341 x++;
342 }
343 }
344#endif
345
York Sun1b3e3c42011-06-07 09:42:16 +0800346#if defined(CONFIG_SPD_EEPROM) || \
347 defined(CONFIG_DDR_SPD) || \
348 defined(CONFIG_SYS_DDR_RAW_TIMING)
Becky Bruce38dba0c2010-12-17 17:17:56 -0600349 dram_size = fsl_ddr_sdram();
350#else
351 dram_size = fixed_sdram();
352#endif
353 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
354 dram_size *= 0x100000;
355
356#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
357 /*
358 * Initialize and enable DDR ECC.
359 */
360 ddr_enable_ecc(dram_size);
361#endif
362
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530363#if defined(CONFIG_FSL_LBC)
Becky Bruce38dba0c2010-12-17 17:17:56 -0600364 /* Some boards also have sdram on the lbc */
Becky Bruce70961ba2010-12-17 17:17:57 -0600365 lbc_sdram_init();
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530366#endif
Becky Bruce38dba0c2010-12-17 17:17:56 -0600367
Wolfgang Denk21cd5812011-07-25 10:13:53 +0200368 debug("DDR: ");
Becky Bruce38dba0c2010-12-17 17:17:56 -0600369 return dram_size;
370}
Zhao Chenhuic1fc2d42011-01-28 17:58:37 +0800371#endif /* CONFIG_SYS_RAMBOOT */
Becky Bruce38dba0c2010-12-17 17:17:56 -0600372#endif
373
York Sunebbe11d2010-09-28 15:20:33 -0700374#if CONFIG_POST & CONFIG_SYS_POST_MEMORY
375
376/* Board-specific functions defined in each board's ddr.c */
377void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
378 unsigned int ctrl_num);
379void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
380 phys_addr_t *rpn);
381unsigned int
382 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
383
Becky Bruce9cdfe282011-07-18 18:49:15 -0500384void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
385
York Sunebbe11d2010-09-28 15:20:33 -0700386static void dump_spd_ddr_reg(void)
387{
388 int i, j, k, m;
389 u8 *p_8;
390 u32 *p_32;
391 ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
392 generic_spd_eeprom_t
393 spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
394
395 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
396 fsl_ddr_get_spd(spd[i], i);
397
398 puts("SPD data of all dimms (zero vaule is omitted)...\n");
399 puts("Byte (hex) ");
400 k = 1;
401 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
402 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
403 printf("Dimm%d ", k++);
404 }
405 puts("\n");
406 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
407 m = 0;
408 printf("%3d (0x%02x) ", k, k);
409 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
410 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
411 p_8 = (u8 *) &spd[i][j];
412 if (p_8[k]) {
413 printf("0x%02x ", p_8[k]);
414 m++;
415 } else
416 puts(" ");
417 }
418 }
419 if (m)
420 puts("\n");
421 else
422 puts("\r");
423 }
424
425 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
426 switch (i) {
427 case 0:
428 ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
429 break;
430#ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
431 case 1:
432 ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
433 break;
434#endif
435 default:
436 printf("%s unexpected controller number = %u\n",
437 __func__, i);
438 return;
439 }
440 }
441 printf("DDR registers dump for all controllers "
442 "(zero vaule is omitted)...\n");
443 puts("Offset (hex) ");
444 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
445 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
446 puts("\n");
447 for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
448 m = 0;
449 printf("%6d (0x%04x)", k * 4, k * 4);
450 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
451 p_32 = (u32 *) ddr[i];
452 if (p_32[k]) {
453 printf(" 0x%08x", p_32[k]);
454 m++;
455 } else
456 puts(" ");
457 }
458 if (m)
459 puts("\n");
460 else
461 puts("\r");
462 }
463 puts("\n");
464}
465
466/* invalid the TLBs for DDR and setup new ones to cover p_addr */
467static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
468{
469 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
470 unsigned long epn;
471 u32 tsize, valid, ptr;
York Sunebbe11d2010-09-28 15:20:33 -0700472 int ddr_esel;
473
Becky Bruce9cdfe282011-07-18 18:49:15 -0500474 clear_ddr_tlbs_phys(p_addr, size>>20);
York Sunebbe11d2010-09-28 15:20:33 -0700475
476 /* Setup new tlb to cover the physical address */
477 setup_ddr_tlbs_phys(p_addr, size>>20);
478
479 ptr = vstart;
480 ddr_esel = find_tlb_idx((void *)ptr, 1);
481 if (ddr_esel != -1) {
482 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
483 } else {
484 printf("TLB error in function %s\n", __func__);
485 return -1;
486 }
487
488 return 0;
489}
490
491/*
492 * slide the testing window up to test another area
493 * for 32_bit system, the maximum testable memory is limited to
494 * CONFIG_MAX_MEM_MAPPED
495 */
496int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
497{
498 phys_addr_t test_cap, p_addr;
499 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
500
501#if !defined(CONFIG_PHYS_64BIT) || \
502 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
503 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
504 test_cap = p_size;
505#else
506 test_cap = gd->ram_size;
507#endif
508 p_addr = (*vstart) + (*size) + (*phys_offset);
509 if (p_addr < test_cap - 1) {
510 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
511 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
512 return -1;
513 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
514 *size = (u32) p_size;
515 printf("Testing 0x%08llx - 0x%08llx\n",
516 (u64)(*vstart) + (*phys_offset),
517 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
518 } else
519 return 1;
520
521 return 0;
522}
523
524/* initialization for testing area */
525int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
526{
527 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
528
529 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
530 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
531 *phys_offset = 0;
532
533#if !defined(CONFIG_PHYS_64BIT) || \
534 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
535 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
536 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
537 puts("Cannot test more than ");
538 print_size(CONFIG_MAX_MEM_MAPPED,
539 " without proper 36BIT support.\n");
540 }
541#endif
542 printf("Testing 0x%08llx - 0x%08llx\n",
543 (u64)(*vstart) + (*phys_offset),
544 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
545
546 return 0;
547}
548
549/* invalid TLBs for DDR and remap as normal after testing */
550int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
551{
552 unsigned long epn;
553 u32 tsize, valid, ptr;
554 phys_addr_t rpn = 0;
555 int ddr_esel;
556
557 /* disable the TLBs for this testing */
558 ptr = *vstart;
559
560 while (ptr < (*vstart) + (*size)) {
561 ddr_esel = find_tlb_idx((void *)ptr, 1);
562 if (ddr_esel != -1) {
563 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
564 disable_tlb(ddr_esel);
565 }
566 ptr += TSIZE_TO_BYTES(tsize);
567 }
568
569 puts("Remap DDR ");
570 setup_ddr_tlbs(gd->ram_size>>20);
571 puts("\n");
572
573 return 0;
574}
575
576void arch_memory_failure_handle(void)
577{
578 dump_spd_ddr_reg();
579}
580#endif