blob: fbf8a996ce1a4273b2d83c48e5b78ce8f53542cf [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002
3 * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/* ------------------------------------------------------------------------- */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
22#define CONFIG_MPC824X 1
23#define CONFIG_MPC8240 1
24#define CONFIG_PN62 1
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFFF00000
27
wdenkc6097192002-11-03 00:24:07 +000028#define CONFIG_CONS_INDEX 1
29
30
Jon Loeligeracf02692007-07-08 14:49:44 -050031/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050032 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39
40/*
Jon Loeligeracf02692007-07-08 14:49:44 -050041 * Command line configuration.
42 */
43#include <config_cmd_default.h>
wdenkc6097192002-11-03 00:24:07 +000044
Jon Loeligeracf02692007-07-08 14:49:44 -050045#define CONFIG_CMD_PCI
46#define CONFIG_CMD_BSP
47
Jon Loeligeracf02692007-07-08 14:49:44 -050048#undef CONFIG_CMD_FLASH
49#undef CONFIG_CMD_IMLS
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020050#undef CONFIG_CMD_LOADS
51#undef CONFIG_CMD_SAVEENV
52#undef CONFIG_CMD_SOURCE
Jon Loeligeracf02692007-07-08 14:49:44 -050053
wdenkc6097192002-11-03 00:24:07 +000054
55#define CONFIG_BAUDRATE 19200 /* console baudrate */
56
57#define CONFIG_BOOTDELAY 1 /* autoboot after n seconds */
58
59#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
60
61#define CONFIG_SERVERIP 10.0.0.201
Wolfgang Denk53677ef2008-05-20 16:00:29 +020062#define CONFIG_IPADDR 10.0.0.200
Joe Hershberger8b3637c2011-10-13 13:03:47 +000063#define CONFIG_ROOTPATH "/opt/eldk/ppc_82xx"
wdenkc6097192002-11-03 00:24:07 +000064#define CONFIG_NETMASK 255.255.255.0
65#undef CONFIG_BOOTARGS
66#if 0
67/* Boot Linux with NFS root filesystem */
68#define CONFIG_BOOTCOMMAND \
69 "setenv verify y;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020070 "setenv bootargs console=ttyS0,19200 mem=31M quiet " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010071 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
72 "ip=${ipaddr}:${serverip}::${netmask}:pn62:eth0:off;" \
wdenkc6097192002-11-03 00:24:07 +000073 "loadp 100000; bootm"
wdenk3bac3512003-03-12 10:41:04 +000074 /* "tftpboot 100000 uImage; bootm" */
wdenkc6097192002-11-03 00:24:07 +000075#else
76/* Boot Linux with RAMdisk based filesystem (initrd, BusyBox) */
77#define CONFIG_BOOTCOMMAND \
78 "setenv verify n;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020079 "setenv bootargs console=ttyS0,19200 mem=31M quiet " \
wdenkc6097192002-11-03 00:24:07 +000080 "root=/dev/ram rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010081 "ip=${ipaddr}:${serverip}::${netmask}:pn62:eth0:off;" \
wdenkc6097192002-11-03 00:24:07 +000082 "loadp 200000; bootm"
83#endif
84
wdenkc6097192002-11-03 00:24:07 +000085/*
86 * Miscellaneous configurable options
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
89#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
90#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
91#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
92#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
93#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
94#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
95#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +000096
97#define CONFIG_PRAM 1024 /* reserve 1 MB protected RAM */
98
99#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
100
wdenke2ffd592004-12-31 09:32:47 +0000101#define CONFIG_HAS_ETH1 1 /* add support for eth1addr */
102
wdenkc6097192002-11-03 00:24:07 +0000103#define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
104
105/*
106 * PCI stuff
107 */
108#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000109#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +0000110#define CONFIG_PCI_PNP /* we need Plug 'n Play */
111#if 0
112#define CONFIG_PCI_SCAN_SHOW /* show PCI auto-scan at boot */
113#endif
114
115/*
116 * Networking stuff
117 */
wdenkc6097192002-11-03 00:24:07 +0000118
119#define CONFIG_PCNET /* there are 2 AMD PCnet 79C973 */
120#define CONFIG_PCNET_79C973
121
122#define _IO_BASE 0xfe000000 /* points to PCI I/O space */
123
124
125/*
126 * Start addresses for the final memory configuration
127 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_SDRAM_BASE 0x00000000
131#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkc6097192002-11-03 00:24:07 +0000132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
wdenkc6097192002-11-03 00:24:07 +0000134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#undef CONFIG_SYS_RAMBOOT
136#define CONFIG_SYS_MONITOR_LEN 0x00030000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200137#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000138
wdenkc6097192002-11-03 00:24:07 +0000139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200141#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200142#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000143
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_NO_FLASH 1 /* There is no FLASH memory */
wdenkc6097192002-11-03 00:24:07 +0000146
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200147#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200148#define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
149#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
154#define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000155
156/*
157 * Serial port configuration
158 */
wdenkc6097192002-11-03 00:24:07 +0000159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_NS16550
161#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_NS16550_CLK 1843200
wdenkc6097192002-11-03 00:24:07 +0000166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_NS16550_COM1 0xff800008
168#define CONFIG_SYS_NS16550_COM2 0xff800000
wdenkc6097192002-11-03 00:24:07 +0000169
170/*
171 * Low Level Configuration Settings
172 * (address mappings, register initial values, etc.)
173 * You should know what you are doing if you make changes here.
174 */
175
176#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
177#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_EUMB_ADDR 0xFCE00000
wdenkc6097192002-11-03 00:24:07 +0000180
181/* MCCR1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_ROMNAL 3 /* rom/flash next access time */
183#define CONFIG_SYS_ROMFAL 7 /* rom/flash access time */
wdenkc6097192002-11-03 00:24:07 +0000184
185/* MCCR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_ASRISE 6 /* ASRISE in clocks */
187#define CONFIG_SYS_ASFALL 12 /* ASFALL in clocks */
188#define CONFIG_SYS_REFINT 5600 /* REFINT in clocks */
wdenkc6097192002-11-03 00:24:07 +0000189
190/* MCCR3 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_BSTOPRE 0x3cf /* Burst To Precharge */
192#define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */
193#define CONFIG_SYS_RDLAT 3 /* data latency from read command */
wdenkc6097192002-11-03 00:24:07 +0000194
195/* MCCR4 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PRETOACT 1 /* Precharge to activate interval */
197#define CONFIG_SYS_ACTTOPRE 3 /* Activate to Precharge interval */
198#define CONFIG_SYS_ACTORW 2 /* Activate to R/W */
199#define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latency */
200#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE Wrap type */
201#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
202#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
wdenkc6097192002-11-03 00:24:07 +0000203
204/* Memory bank settings:
205 *
206 * only bits 20-29 are actually used from these vales to set the
207 * start/qend address the upper two bits will be 0, and the lower 20
208 * bits will be set to 0x00000 for a start address, or 0xfffff for an
209 * end address
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_BANK0_START 0x00000000
212#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
213#define CONFIG_SYS_BANK0_ENABLE 1
214#define CONFIG_SYS_BANK1_START 0x00000000
215#define CONFIG_SYS_BANK1_END 0x00000000
216#define CONFIG_SYS_BANK1_ENABLE 0
217#define CONFIG_SYS_BANK2_START 0x00000000
218#define CONFIG_SYS_BANK2_END 0x00000000
219#define CONFIG_SYS_BANK2_ENABLE 0
220#define CONFIG_SYS_BANK3_START 0x00000000
221#define CONFIG_SYS_BANK3_END 0x00000000
222#define CONFIG_SYS_BANK3_ENABLE 0
223#define CONFIG_SYS_BANK4_START 0x00000000
224#define CONFIG_SYS_BANK4_END 0x00000000
225#define CONFIG_SYS_BANK4_ENABLE 0
226#define CONFIG_SYS_BANK5_START 0x00000000
227#define CONFIG_SYS_BANK5_END 0x00000000
228#define CONFIG_SYS_BANK5_ENABLE 0
229#define CONFIG_SYS_BANK6_START 0x00000000
230#define CONFIG_SYS_BANK6_END 0x00000000
231#define CONFIG_SYS_BANK6_ENABLE 0
232#define CONFIG_SYS_BANK7_START 0x00000000
233#define CONFIG_SYS_BANK7_END 0x00000000
234#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000235
236/*
237 * Memory bank enable bitmask, specifying which of the banks defined above
238 * are actually present. MSB is for bank #7, LSB is for bank #0.
239 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_BANK_ENABLE 0x01
wdenkc6097192002-11-03 00:24:07 +0000241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
wdenkc6097192002-11-03 00:24:07 +0000243 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenkc6097192002-11-03 00:24:07 +0000245 /* currently accessed page in memory */
246 /* see 8240 book for details */
247
248/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
250#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000251
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
253#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000254
255/* PCI memory space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
257#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000258
259/* Config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
261#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000262
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
264#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
265#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
266#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
267#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
268#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
269#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
270#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000271
272/*
273 * For booting Linux, the board info and command line data
274 * have to be in the first 8 MB of memory, since this is
275 * the maximum mapped by the Linux kernel during initialization.
276 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000278
279/*
280 * Cache Configuration
281 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligeracf02692007-07-08 14:49:44 -0500283#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000285#endif
286
wdenkc6097192002-11-03 00:24:07 +0000287#endif /* __CONFIG_H */