blob: 326e3d6692858b86ff9b6a0d9c1c7d5fc2d22a4f [file] [log] [blame]
Stefan Roese8a316c92005-08-01 16:49:12 +02001/*
Stefan Roese8b395012007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese8a316c92005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese8a316c92005-08-01 16:49:12 +02006 */
7
8/************************************************************************
9 * bamboo.h - configuration for BAMBOO board
10 ***********************************************************************/
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*-----------------------------------------------------------------------
15 * High Level Configuration Options
16 *----------------------------------------------------------------------*/
Stefan Roese17f50f222005-08-04 17:09:16 +020017#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roese846b0dd2005-08-08 12:42:22 +020018#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +020019#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese17f50f222005-08-04 17:09:16 +020020#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese8a316c92005-08-01 16:49:12 +020021#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#ifndef CONFIG_SYS_TEXT_BASE
24#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
25#endif
26
Stefan Roese490f2042008-06-06 15:55:03 +020027/*
28 * Include common defines/options for all AMCC eval boards
29 */
30#define CONFIG_HOSTNAME bamboo
31#include "amcc-common.h"
32
Stefan Roesec57c7982005-08-11 17:56:56 +020033#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
34
35/*
36 * Please note that, if NAND support is enabled, the 2nd ethernet port
37 * can't be used because of pin multiplexing. So, if you want to use the
38 * 2nd ethernet port you have to "undef" the following define.
39 */
40#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
41
Stefan Roese8a316c92005-08-01 16:49:12 +020042/*-----------------------------------------------------------------------
43 * Base addresses -- Note these are effective addresses where the
44 * actual resources get mapped (not physical addresses)
45 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
47#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
48#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
49#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
50#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese8a316c92005-08-01 16:49:12 +020051
52/*Don't change either of these*/
Stefan Roese550650d2010-09-20 16:05:31 +020053#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese8a316c92005-08-01 16:49:12 +020054/*Don't change either of these*/
55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_USB_DEVICE 0x50000000
57#define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
58#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
59#define CONFIG_SYS_NAND_ADDR 0x90000000
60#define CONFIG_SYS_NAND2_ADDR 0x94000000
Stefan Roese8a316c92005-08-01 16:49:12 +020061
62/*-----------------------------------------------------------------------
63 * Initial RAM & stack pointer (placed in SDRAM)
64 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
66#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
Wolfgang Denk553f0982010-10-26 13:32:32 +020067#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020068#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese8a316c92005-08-01 16:49:12 +020070
Stefan Roese8a316c92005-08-01 16:49:12 +020071/*-----------------------------------------------------------------------
72 * Serial Port
73 *----------------------------------------------------------------------*/
Stefan Roese550650d2010-09-20 16:05:31 +020074#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese8a316c92005-08-01 16:49:12 +020076
Stefan Roese8a316c92005-08-01 16:49:12 +020077/*-----------------------------------------------------------------------
78 * NVRAM/RTC
79 *
80 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
81 * The DS1558 code assumes this condition
82 *
83 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese17f50f222005-08-04 17:09:16 +020085#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
86
87/*-----------------------------------------------------------------------
88 * Environment
89 *----------------------------------------------------------------------*/
Stefan Roesecf959c72007-06-01 15:27:11 +020090#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020091#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese17f50f222005-08-04 17:09:16 +020092#else
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +020093#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020094#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese17f50f222005-08-04 17:09:16 +020095#endif
Stefan Roese8a316c92005-08-01 16:49:12 +020096
97/*-----------------------------------------------------------------------
98 * FLASH related
99 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
101#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Stefan Roese8a316c92005-08-01 16:49:12 +0200102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#undef CONFIG_SYS_FLASH_CHECKSUM
104#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
105#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese8a316c92005-08-01 16:49:12 +0200106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_ADDR0 0x555
108#define CONFIG_SYS_FLASH_ADDR1 0x2aa
109#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese17f50f222005-08-04 17:09:16 +0200110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
112#define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese17f50f222005-08-04 17:09:16 +0200113
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200114#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200115#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200117#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese17f50f222005-08-04 17:09:16 +0200118
Stefan Roese17f50f222005-08-04 17:09:16 +0200119/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200120#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
121#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200122#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese8a316c92005-08-01 16:49:12 +0200123
Stefan Roesecf959c72007-06-01 15:27:11 +0200124/*
125 * IPL (Initial Program Loader, integrated inside CPU)
126 * Will load first 4k from NAND (SPL) into cache and execute it from there.
127 *
128 * SPL (Secondary Program Loader)
129 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
130 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
131 * controller and the NAND controller so that the special U-Boot image can be
132 * loaded from NAND to SDRAM.
133 *
134 * NUB (NAND U-Boot)
135 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
136 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
137 *
138 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
139 * set up. While still running from cache, I experienced problems accessing
140 * the NAND controller. sr - 2006-08-25
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
143#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
144#define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
145#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
146#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
147#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roesecf959c72007-06-01 15:27:11 +0200148
149/*
150 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
151 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
153#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Stefan Roesecf959c72007-06-01 15:27:11 +0200154
155/*
156 * Now the NAND chip has to be defined (no autodetection used!)
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
159#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
160#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
161#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
162#define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
Stefan Roesecf959c72007-06-01 15:27:11 +0200163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_NAND_ECCSIZE 256
165#define CONFIG_SYS_NAND_ECCBYTES 3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_NAND_OOBSIZE 16
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roesecf959c72007-06-01 15:27:11 +0200168
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200169#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roesecf959c72007-06-01 15:27:11 +0200170/*
171 * For NAND booting the environment is embedded in the U-Boot image. Please take
172 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
173 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
175#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200176#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roesecf959c72007-06-01 15:27:11 +0200177#endif
178
Stefan Roese8a316c92005-08-01 16:49:12 +0200179/*-----------------------------------------------------------------------
Stefan Roese8b395012007-04-29 14:13:01 +0200180 * NAND FLASH
Stefan Roesec57c7982005-08-11 17:56:56 +0200181 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_MAX_NAND_DEVICE 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
184#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
185#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesec57c7982005-08-11 17:56:56 +0200186
Stefan Roesecf959c72007-06-01 15:27:11 +0200187#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_NAND_CS 1
Stefan Roesecf959c72007-06-01 15:27:11 +0200189#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Stefan Roesecf959c72007-06-01 15:27:11 +0200191/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_EBC_PB0AP 0x018003c0
193#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roesecf959c72007-06-01 15:27:11 +0200194#endif
195
Stefan Roesec57c7982005-08-11 17:56:56 +0200196/*-----------------------------------------------------------------------
Stefan Roese8a316c92005-08-01 16:49:12 +0200197 * DDR SDRAM
Stefan Roese17f50f222005-08-04 17:09:16 +0200198 *----------------------------------------------------------------------------- */
199#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesefd49bf02005-11-15 16:04:58 +0100200#undef CONFIG_DDR_ECC /* don't use ECC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
202#define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
203#define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Eugene OBriend2f68002007-07-31 10:24:56 +0200204#define CONFIG_PROG_SDRAM_TLB
Stefan Roese8a316c92005-08-01 16:49:12 +0200205
206/*-----------------------------------------------------------------------
207 * I2C
208 *----------------------------------------------------------------------*/
Dirk Eibach880540d2013-04-25 02:40:01 +0000209#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roese8a316c92005-08-01 16:49:12 +0200210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_I2C_MULTI_EEPROMS
212#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
213#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
214#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
215#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese8a316c92005-08-01 16:49:12 +0200216
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200217#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200218#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
219#define CONFIG_ENV_OFFSET 0x0
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200220#endif /* CONFIG_ENV_IS_IN_EEPROM */
Stefan Roese17f50f222005-08-04 17:09:16 +0200221
Stefan Roese490f2042008-06-06 15:55:03 +0200222/*
223 * Default environment variables
224 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200225#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +0200226 CONFIG_AMCC_DEF_ENV \
227 CONFIG_AMCC_DEF_ENV_POWERPC \
228 CONFIG_AMCC_DEF_ENV_PPC_OLD \
229 CONFIG_AMCC_DEF_ENV_NOR_UPD \
230 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese17f50f222005-08-04 17:09:16 +0200231 "kernel_addr=fff00000\0" \
232 "ramdisk_addr=fff10000\0" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200233 ""
Stefan Roese8a316c92005-08-01 16:49:12 +0200234
Stefan Roesea00eccf2008-05-08 11:05:15 +0200235#define CONFIG_HAS_ETH0
Stefan Roese17f50f222005-08-04 17:09:16 +0200236#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roesed6c61aa2005-08-16 18:18:00 +0200237#define CONFIG_PHY1_ADDR 1
Stefan Roesec57c7982005-08-11 17:56:56 +0200238
239#ifndef CONFIG_BAMBOO_NAND
Stefan Roese8a316c92005-08-01 16:49:12 +0200240#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roesec57c7982005-08-11 17:56:56 +0200241#endif /* CONFIG_BAMBOO_NAND */
242
Stefan Roese846b0dd2005-08-08 12:42:22 +0200243#ifdef CONFIG_440EP
Stefan Roese8a316c92005-08-01 16:49:12 +0200244/* USB */
245#define CONFIG_USB_OHCI
246#define CONFIG_USB_STORAGE
247
248/*Comment this out to enable USB 1.1 device*/
249#define USB_2_0_DEVICE
Stefan Roese846b0dd2005-08-08 12:42:22 +0200250#endif /*CONFIG_440EP*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200251
Jon Loeligerba2351f2007-07-04 22:31:49 -0500252/*
Stefan Roese490f2042008-06-06 15:55:03 +0200253 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500254 */
Jon Loeligerba2351f2007-07-04 22:31:49 -0500255#define CONFIG_CMD_DATE
Jon Loeligerba2351f2007-07-04 22:31:49 -0500256#define CONFIG_CMD_EXT2
Stefan Roese490f2042008-06-06 15:55:03 +0200257#define CONFIG_CMD_FAT
258#define CONFIG_CMD_PCI
259#define CONFIG_CMD_SDRAM
Jon Loeligerba2351f2007-07-04 22:31:49 -0500260#define CONFIG_CMD_SNTP
Stefan Roese490f2042008-06-06 15:55:03 +0200261#define CONFIG_CMD_USB
Jon Loeligerba2351f2007-07-04 22:31:49 -0500262
263#ifdef CONFIG_BAMBOO_NAND
264#define CONFIG_CMD_NAND
265#endif
266
Stefan Roese3b6748e2005-10-14 15:37:34 +0200267#define CONFIG_SUPPORT_VFAT
268
Stefan Roese490f2042008-06-06 15:55:03 +0200269/* Partitions */
270#define CONFIG_MAC_PARTITION
271#define CONFIG_DOS_PARTITION
272#define CONFIG_ISO_PARTITION
Stefan Roese193dd952006-07-27 16:14:05 +0200273
Stefan Roese8a316c92005-08-01 16:49:12 +0200274/*-----------------------------------------------------------------------
275 * PCI stuff
276 *-----------------------------------------------------------------------
277 */
278/* General PCI */
Stefan Roesec57c7982005-08-11 17:56:56 +0200279#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000280#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roesec57c7982005-08-11 17:56:56 +0200281#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese17f50f222005-08-04 17:09:16 +0200282#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200284
285/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PCI_TARGET_INIT
287#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese8a316c92005-08-01 16:49:12 +0200288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
290#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese8a316c92005-08-01 16:49:12 +0200291
Stefan Roese8a316c92005-08-01 16:49:12 +0200292#endif /* __CONFIG_H */