blob: 1a532b0e5a4f603a75deca3edb51fc7c389a7c75 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01002/*
3 * Copyright (C) 2005-2006 Atmel Corporation
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01004 */
5#include <common.h>
Wenyou Yang577aa3b2016-11-02 10:06:56 +08006#include <clk.h>
Simon Glassf1dcc192016-05-05 07:28:11 -06007#include <dm.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01008
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01009/*
10 * The u-boot networking stack is a little weird. It seems like the
11 * networking core allocates receive buffers up front without any
12 * regard to the hardware that's supposed to actually receive those
13 * packets.
14 *
15 * The MACB receives packets into 128-byte receive buffers, so the
16 * buffers allocated by the core isn't very practical to use. We'll
17 * allocate our own, but we need one such buffer in case a packet
18 * wraps around the DMA ring so that we have to copy it.
19 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020 * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010021 * configuration header. This way, the core allocates one RX buffer
22 * and one TX buffer, each of which can hold a ethernet packet of
23 * maximum size.
24 *
25 * For some reason, the networking core unconditionally specifies a
26 * 32-byte packet "alignment" (which really should be called
27 * "padding"). MACB shouldn't need that, but we'll refrain from any
28 * core modifications here...
29 */
30
31#include <net.h>
Simon Glassf1dcc192016-05-05 07:28:11 -060032#ifndef CONFIG_DM_ETH
Ben Warren89973f82008-08-31 22:22:04 -070033#include <netdev.h>
Simon Glassf1dcc192016-05-05 07:28:11 -060034#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010035#include <malloc.h>
Semih Hazar0f751d62009-12-17 15:07:15 +020036#include <miiphy.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010037
38#include <linux/mii.h>
39#include <asm/io.h>
40#include <asm/dma-mapping.h>
41#include <asm/arch/clk.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090042#include <linux/errno.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010043
44#include "macb.h"
45
Wenyou Yanga212b662016-05-17 13:11:35 +080046DECLARE_GLOBAL_DATA_PTR;
47
Ramon Friedc6d07bf2019-07-14 18:25:14 +030048/*
49 * These buffer sizes must be power of 2 and divisible
50 * by RX_BUFFER_MULTIPLE
51 */
52#define MACB_RX_BUFFER_SIZE 128
53#define GEM_RX_BUFFER_SIZE 2048
Ramon Fried9c295802019-07-16 22:04:36 +030054#define RX_BUFFER_MULTIPLE 64
Ramon Friedc6d07bf2019-07-14 18:25:14 +030055
56#define MACB_RX_RING_SIZE 32
Andreas Bießmannceef9832014-05-26 22:55:18 +020057#define MACB_TX_RING_SIZE 16
Ramon Friedc6d07bf2019-07-14 18:25:14 +030058
Andreas Bießmannceef9832014-05-26 22:55:18 +020059#define MACB_TX_TIMEOUT 1000
60#define MACB_AUTONEG_TIMEOUT 5000000
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010061
Wilson Lee4bf56912017-08-22 20:25:07 -070062#ifdef CONFIG_MACB_ZYNQ
63/* INCR4 AHB bursts */
64#define MACB_ZYNQ_GEM_DMACR_BLENGTH 0x00000004
65/* Use full configured addressable space (8 Kb) */
66#define MACB_ZYNQ_GEM_DMACR_RXSIZE 0x00000300
67/* Use full configured addressable space (4 Kb) */
68#define MACB_ZYNQ_GEM_DMACR_TXSIZE 0x00000400
69/* Set RXBUF with use of 128 byte */
70#define MACB_ZYNQ_GEM_DMACR_RXBUF 0x00020000
71#define MACB_ZYNQ_GEM_DMACR_INIT \
72 (MACB_ZYNQ_GEM_DMACR_BLENGTH | \
73 MACB_ZYNQ_GEM_DMACR_RXSIZE | \
74 MACB_ZYNQ_GEM_DMACR_TXSIZE | \
75 MACB_ZYNQ_GEM_DMACR_RXBUF)
76#endif
77
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010078struct macb_dma_desc {
79 u32 addr;
80 u32 ctrl;
81};
82
Wu, Josh5ae0e382014-05-27 16:31:05 +080083#define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc))
84#define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE))
85#define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE))
Wu, Joshade4ea42015-06-03 16:45:44 +080086#define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1))
Wu, Josh5ae0e382014-05-27 16:31:05 +080087
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010088#define RXBUF_FRMLEN_MASK 0x00000fff
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010089#define TXBUF_FRMLEN_MASK 0x000007ff
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010090
91struct macb_device {
92 void *regs;
Anup Pateld0a04db2019-07-24 04:09:32 +000093
Anup Pateleff0e0c2019-07-24 04:09:37 +000094 bool is_big_endian;
95
Anup Pateld0a04db2019-07-24 04:09:32 +000096 const struct macb_config *config;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010097
98 unsigned int rx_tail;
99 unsigned int tx_head;
100 unsigned int tx_tail;
Simon Glassd5555b72016-05-05 07:28:09 -0600101 unsigned int next_rx_tail;
102 bool wrapped;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100103
104 void *rx_buffer;
105 void *tx_buffer;
106 struct macb_dma_desc *rx_ring;
107 struct macb_dma_desc *tx_ring;
Ramon Friedc6d07bf2019-07-14 18:25:14 +0300108 size_t rx_buffer_size;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100109
110 unsigned long rx_buffer_dma;
111 unsigned long rx_ring_dma;
112 unsigned long tx_ring_dma;
113
Wu, Joshade4ea42015-06-03 16:45:44 +0800114 struct macb_dma_desc *dummy_desc;
115 unsigned long dummy_desc_dma;
116
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100117 const struct device *dev;
Simon Glassf1dcc192016-05-05 07:28:11 -0600118#ifndef CONFIG_DM_ETH
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100119 struct eth_device netdev;
Simon Glassf1dcc192016-05-05 07:28:11 -0600120#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100121 unsigned short phy_addr;
Bo Shenb1a00062013-04-24 15:59:27 +0800122 struct mii_dev *bus;
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800123#ifdef CONFIG_PHYLIB
124 struct phy_device *phydev;
125#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800126
127#ifdef CONFIG_DM_ETH
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800128#ifdef CONFIG_CLK
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800129 unsigned long pclk_rate;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800130#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800131 phy_interface_t phy_interface;
132#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100133};
Ramon Frieded3c64f2019-07-16 22:04:35 +0300134
135struct macb_config {
136 unsigned int dma_burst_length;
Anup Pateld0a04db2019-07-24 04:09:32 +0000137
138 int (*clk_init)(struct udevice *dev, ulong rate);
Ramon Frieded3c64f2019-07-16 22:04:35 +0300139};
140
Simon Glassf1dcc192016-05-05 07:28:11 -0600141#ifndef CONFIG_DM_ETH
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100142#define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
Simon Glassf1dcc192016-05-05 07:28:11 -0600143#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100144
Bo Shend256be22013-04-24 15:59:28 +0800145static int macb_is_gem(struct macb_device *macb)
146{
Atish Patrafbcaa262019-02-25 08:14:42 +0000147 return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) >= 0x2;
Bo Shend256be22013-04-24 15:59:28 +0800148}
149
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100150#ifndef cpu_is_sama5d2
151#define cpu_is_sama5d2() 0
152#endif
153
154#ifndef cpu_is_sama5d4
155#define cpu_is_sama5d4() 0
156#endif
157
158static int gem_is_gigabit_capable(struct macb_device *macb)
159{
160 /*
Robert P. J. Day1cc0a9f2016-05-04 04:47:31 -0400161 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100162 * configured to support only 10/100.
163 */
164 return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
165}
166
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100167static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value)
168{
169 unsigned long netctl;
170 unsigned long netstat;
171 unsigned long frame;
172
173 netctl = macb_readl(macb, NCR);
174 netctl |= MACB_BIT(MPE);
175 macb_writel(macb, NCR, netctl);
176
177 frame = (MACB_BF(SOF, 1)
178 | MACB_BF(RW, 1)
179 | MACB_BF(PHYA, macb->phy_addr)
180 | MACB_BF(REGA, reg)
181 | MACB_BF(CODE, 2)
182 | MACB_BF(DATA, value));
183 macb_writel(macb, MAN, frame);
184
185 do {
186 netstat = macb_readl(macb, NSR);
187 } while (!(netstat & MACB_BIT(IDLE)));
188
189 netctl = macb_readl(macb, NCR);
190 netctl &= ~MACB_BIT(MPE);
191 macb_writel(macb, NCR, netctl);
192}
193
194static u16 macb_mdio_read(struct macb_device *macb, u8 reg)
195{
196 unsigned long netctl;
197 unsigned long netstat;
198 unsigned long frame;
199
200 netctl = macb_readl(macb, NCR);
201 netctl |= MACB_BIT(MPE);
202 macb_writel(macb, NCR, netctl);
203
204 frame = (MACB_BF(SOF, 1)
205 | MACB_BF(RW, 2)
206 | MACB_BF(PHYA, macb->phy_addr)
207 | MACB_BF(REGA, reg)
208 | MACB_BF(CODE, 2));
209 macb_writel(macb, MAN, frame);
210
211 do {
212 netstat = macb_readl(macb, NSR);
213 } while (!(netstat & MACB_BIT(IDLE)));
214
215 frame = macb_readl(macb, MAN);
216
217 netctl = macb_readl(macb, NCR);
218 netctl &= ~MACB_BIT(MPE);
219 macb_writel(macb, NCR, netctl);
220
221 return MACB_BFEXT(DATA, frame);
222}
223
Joe Hershberger1b8c18b2013-06-24 19:06:38 -0500224void __weak arch_get_mdio_control(const char *name)
Shiraz Hashim416ce622012-12-13 17:22:52 +0530225{
226 return;
227}
228
Bo Shenb1a00062013-04-24 15:59:27 +0800229#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Semih Hazar0f751d62009-12-17 15:07:15 +0200230
Joe Hershberger5a49f172016-08-08 11:28:38 -0500231int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
Semih Hazar0f751d62009-12-17 15:07:15 +0200232{
Joe Hershberger5a49f172016-08-08 11:28:38 -0500233 u16 value = 0;
Simon Glassf1dcc192016-05-05 07:28:11 -0600234#ifdef CONFIG_DM_ETH
Joe Hershberger5a49f172016-08-08 11:28:38 -0500235 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glassf1dcc192016-05-05 07:28:11 -0600236 struct macb_device *macb = dev_get_priv(dev);
237#else
Joe Hershberger5a49f172016-08-08 11:28:38 -0500238 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200239 struct macb_device *macb = to_macb(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -0600240#endif
Semih Hazar0f751d62009-12-17 15:07:15 +0200241
Andreas Bießmannceef9832014-05-26 22:55:18 +0200242 if (macb->phy_addr != phy_adr)
Semih Hazar0f751d62009-12-17 15:07:15 +0200243 return -1;
244
Joe Hershberger5a49f172016-08-08 11:28:38 -0500245 arch_get_mdio_control(bus->name);
246 value = macb_mdio_read(macb, reg);
Semih Hazar0f751d62009-12-17 15:07:15 +0200247
Joe Hershberger5a49f172016-08-08 11:28:38 -0500248 return value;
Semih Hazar0f751d62009-12-17 15:07:15 +0200249}
250
Joe Hershberger5a49f172016-08-08 11:28:38 -0500251int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
252 u16 value)
Semih Hazar0f751d62009-12-17 15:07:15 +0200253{
Simon Glassf1dcc192016-05-05 07:28:11 -0600254#ifdef CONFIG_DM_ETH
Joe Hershberger5a49f172016-08-08 11:28:38 -0500255 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glassf1dcc192016-05-05 07:28:11 -0600256 struct macb_device *macb = dev_get_priv(dev);
257#else
Joe Hershberger5a49f172016-08-08 11:28:38 -0500258 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200259 struct macb_device *macb = to_macb(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -0600260#endif
Semih Hazar0f751d62009-12-17 15:07:15 +0200261
Andreas Bießmannceef9832014-05-26 22:55:18 +0200262 if (macb->phy_addr != phy_adr)
Semih Hazar0f751d62009-12-17 15:07:15 +0200263 return -1;
264
Joe Hershberger5a49f172016-08-08 11:28:38 -0500265 arch_get_mdio_control(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200266 macb_mdio_write(macb, reg, value);
267
268 return 0;
269}
270#endif
271
Wu, Josh5ae0e382014-05-27 16:31:05 +0800272#define RX 1
273#define TX 0
274static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
275{
276 if (rx)
Heiko Schocher592a7492016-08-29 07:46:11 +0200277 invalidate_dcache_range(macb->rx_ring_dma,
278 ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
279 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800280 else
Heiko Schocher592a7492016-08-29 07:46:11 +0200281 invalidate_dcache_range(macb->tx_ring_dma,
282 ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
283 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800284}
285
286static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
287{
288 if (rx)
289 flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200290 ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800291 else
292 flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200293 ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800294}
295
296static inline void macb_flush_rx_buffer(struct macb_device *macb)
297{
298 flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Stefan Roese5ccd6572019-08-26 09:18:11 +0200299 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
300 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800301}
302
303static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
304{
305 invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Stefan Roese5ccd6572019-08-26 09:18:11 +0200306 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
307 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800308}
Semih Hazar0f751d62009-12-17 15:07:15 +0200309
Jon Loeliger07d38a12007-07-09 17:30:01 -0500310#if defined(CONFIG_CMD_NET)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100311
Simon Glassd5555b72016-05-05 07:28:09 -0600312static int _macb_send(struct macb_device *macb, const char *name, void *packet,
313 int length)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100314{
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100315 unsigned long paddr, ctrl;
316 unsigned int tx_head = macb->tx_head;
317 int i;
318
319 paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
320
321 ctrl = length & TXBUF_FRMLEN_MASK;
Ramon Fried0a2827e2019-07-16 22:04:33 +0300322 ctrl |= MACB_BIT(TX_LAST);
Andreas Bießmannceef9832014-05-26 22:55:18 +0200323 if (tx_head == (MACB_TX_RING_SIZE - 1)) {
Ramon Fried0a2827e2019-07-16 22:04:33 +0300324 ctrl |= MACB_BIT(TX_WRAP);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100325 macb->tx_head = 0;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200326 } else {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100327 macb->tx_head++;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200328 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100329
330 macb->tx_ring[tx_head].ctrl = ctrl;
331 macb->tx_ring[tx_head].addr = paddr;
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200332 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800333 macb_flush_ring_desc(macb, TX);
334 /* Do we need check paddr and length is dcache line aligned? */
Simon Glassf589f8c2016-05-05 07:28:10 -0600335 flush_dcache_range(paddr, paddr + ALIGN(length, ARCH_DMA_MINALIGN));
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100336 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
337
338 /*
339 * I guess this is necessary because the networking core may
340 * re-use the transmit buffer as soon as we return...
341 */
Andreas Bießmannceef9832014-05-26 22:55:18 +0200342 for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200343 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800344 macb_invalidate_ring_desc(macb, TX);
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200345 ctrl = macb->tx_ring[tx_head].ctrl;
Ramon Fried0a2827e2019-07-16 22:04:33 +0300346 if (ctrl & MACB_BIT(TX_USED))
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100347 break;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100348 udelay(1);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100349 }
350
351 dma_unmap_single(packet, length, paddr);
352
Andreas Bießmannceef9832014-05-26 22:55:18 +0200353 if (i <= MACB_TX_TIMEOUT) {
Ramon Fried0a2827e2019-07-16 22:04:33 +0300354 if (ctrl & MACB_BIT(TX_UNDERRUN))
Simon Glassd5555b72016-05-05 07:28:09 -0600355 printf("%s: TX underrun\n", name);
Ramon Fried0a2827e2019-07-16 22:04:33 +0300356 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
Simon Glassd5555b72016-05-05 07:28:09 -0600357 printf("%s: TX buffers exhausted in mid frame\n", name);
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200358 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600359 printf("%s: TX timeout\n", name);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100360 }
361
362 /* No one cares anyway */
363 return 0;
364}
365
366static void reclaim_rx_buffers(struct macb_device *macb,
367 unsigned int new_tail)
368{
369 unsigned int i;
370
371 i = macb->rx_tail;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800372
373 macb_invalidate_ring_desc(macb, RX);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100374 while (i > new_tail) {
Ramon Fried0a2827e2019-07-16 22:04:33 +0300375 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100376 i++;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200377 if (i > MACB_RX_RING_SIZE)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100378 i = 0;
379 }
380
381 while (i < new_tail) {
Ramon Fried0a2827e2019-07-16 22:04:33 +0300382 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100383 i++;
384 }
385
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200386 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800387 macb_flush_ring_desc(macb, RX);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100388 macb->rx_tail = new_tail;
389}
390
Simon Glassd5555b72016-05-05 07:28:09 -0600391static int _macb_recv(struct macb_device *macb, uchar **packetp)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100392{
Simon Glassd5555b72016-05-05 07:28:09 -0600393 unsigned int next_rx_tail = macb->next_rx_tail;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100394 void *buffer;
395 int length;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100396 u32 status;
397
Simon Glassd5555b72016-05-05 07:28:09 -0600398 macb->wrapped = false;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100399 for (;;) {
Wu, Josh5ae0e382014-05-27 16:31:05 +0800400 macb_invalidate_ring_desc(macb, RX);
401
Ramon Fried0a2827e2019-07-16 22:04:33 +0300402 if (!(macb->rx_ring[next_rx_tail].addr & MACB_BIT(RX_USED)))
Simon Glassd5555b72016-05-05 07:28:09 -0600403 return -EAGAIN;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100404
Simon Glassd5555b72016-05-05 07:28:09 -0600405 status = macb->rx_ring[next_rx_tail].ctrl;
Ramon Fried0a2827e2019-07-16 22:04:33 +0300406 if (status & MACB_BIT(RX_SOF)) {
Simon Glassd5555b72016-05-05 07:28:09 -0600407 if (next_rx_tail != macb->rx_tail)
408 reclaim_rx_buffers(macb, next_rx_tail);
409 macb->wrapped = false;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100410 }
411
Ramon Fried0a2827e2019-07-16 22:04:33 +0300412 if (status & MACB_BIT(RX_EOF)) {
Ramon Friedc6d07bf2019-07-14 18:25:14 +0300413 buffer = macb->rx_buffer +
414 macb->rx_buffer_size * macb->rx_tail;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100415 length = status & RXBUF_FRMLEN_MASK;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800416
417 macb_invalidate_rx_buffer(macb);
Simon Glassd5555b72016-05-05 07:28:09 -0600418 if (macb->wrapped) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100419 unsigned int headlen, taillen;
420
Ramon Friedc6d07bf2019-07-14 18:25:14 +0300421 headlen = macb->rx_buffer_size *
422 (MACB_RX_RING_SIZE - macb->rx_tail);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100423 taillen = length - headlen;
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500424 memcpy((void *)net_rx_packets[0],
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100425 buffer, headlen);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500426 memcpy((void *)net_rx_packets[0] + headlen,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100427 macb->rx_buffer, taillen);
Simon Glassd5555b72016-05-05 07:28:09 -0600428 *packetp = (void *)net_rx_packets[0];
429 } else {
430 *packetp = buffer;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100431 }
432
Simon Glassd5555b72016-05-05 07:28:09 -0600433 if (++next_rx_tail >= MACB_RX_RING_SIZE)
434 next_rx_tail = 0;
435 macb->next_rx_tail = next_rx_tail;
436 return length;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100437 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600438 if (++next_rx_tail >= MACB_RX_RING_SIZE) {
439 macb->wrapped = true;
440 next_rx_tail = 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100441 }
442 }
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200443 barrier();
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100444 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100445}
446
Simon Glassd5555b72016-05-05 07:28:09 -0600447static void macb_phy_reset(struct macb_device *macb, const char *name)
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200448{
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200449 int i;
450 u16 status, adv;
451
452 adv = ADVERTISE_CSMA | ADVERTISE_ALL;
453 macb_mdio_write(macb, MII_ADVERTISE, adv);
Simon Glassd5555b72016-05-05 07:28:09 -0600454 printf("%s: Starting autonegotiation...\n", name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200455 macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
456 | BMCR_ANRESTART));
457
Andreas Bießmannceef9832014-05-26 22:55:18 +0200458 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200459 status = macb_mdio_read(macb, MII_BMSR);
460 if (status & BMSR_ANEGCOMPLETE)
461 break;
462 udelay(100);
463 }
464
465 if (status & BMSR_ANEGCOMPLETE)
Simon Glassd5555b72016-05-05 07:28:09 -0600466 printf("%s: Autonegotiation complete\n", name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200467 else
468 printf("%s: Autonegotiation timed out (status=0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600469 name, status);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200470}
471
Wenyou Yanga212b662016-05-17 13:11:35 +0800472static int macb_phy_find(struct macb_device *macb, const char *name)
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100473{
474 int i;
475 u16 phy_id;
476
477 /* Search for PHY... */
478 for (i = 0; i < 32; i++) {
479 macb->phy_addr = i;
480 phy_id = macb_mdio_read(macb, MII_PHYSID1);
481 if (phy_id != 0xffff) {
Wenyou Yanga212b662016-05-17 13:11:35 +0800482 printf("%s: PHY present at %d\n", name, i);
Wilson Lee4bf56912017-08-22 20:25:07 -0700483 return 0;
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100484 }
485 }
486
487 /* PHY isn't up to snuff */
Wenyou Yanga212b662016-05-17 13:11:35 +0800488 printf("%s: PHY not found\n", name);
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100489
Wilson Lee4bf56912017-08-22 20:25:07 -0700490 return -ENODEV;
491}
492
493/**
494 * macb_linkspd_cb - Linkspeed change callback function
Bin Menga5e3d232019-05-22 00:09:45 -0700495 * @dev/@regs: MACB udevice (DM version) or
496 * Base Register of MACB devices (non-DM version)
Wilson Lee4bf56912017-08-22 20:25:07 -0700497 * @speed: Linkspeed
498 * Returns 0 when operation success and negative errno number
499 * when operation failed.
500 */
Bin Menga5e3d232019-05-22 00:09:45 -0700501#ifdef CONFIG_DM_ETH
Anup Pateld0a04db2019-07-24 04:09:32 +0000502static int macb_sifive_clk_init(struct udevice *dev, ulong rate)
503{
504 fdt_addr_t addr;
505 void *gemgxl_regs;
506
507 addr = dev_read_addr_index(dev, 1);
508 if (addr == FDT_ADDR_T_NONE)
509 return -ENODEV;
510
511 gemgxl_regs = (void __iomem *)addr;
512 if (!gemgxl_regs)
513 return -ENODEV;
514
515 /*
516 * SiFive GEMGXL TX clock operation mode:
517 *
518 * 0 = GMII mode. Use 125 MHz gemgxlclk from PRCI in TX logic
519 * and output clock on GMII output signal GTX_CLK
520 * 1 = MII mode. Use MII input signal TX_CLK in TX logic
521 */
522 writel(rate != 125000000, gemgxl_regs);
523 return 0;
524}
525
Bin Menga5e3d232019-05-22 00:09:45 -0700526int __weak macb_linkspd_cb(struct udevice *dev, unsigned int speed)
527{
Bin Meng3ef64442019-05-22 00:09:46 -0700528#ifdef CONFIG_CLK
Anup Pateld0a04db2019-07-24 04:09:32 +0000529 struct macb_device *macb = dev_get_priv(dev);
Bin Meng3ef64442019-05-22 00:09:46 -0700530 struct clk tx_clk;
531 ulong rate;
532 int ret;
533
Bin Meng3ef64442019-05-22 00:09:46 -0700534 switch (speed) {
535 case _10BASET:
536 rate = 2500000; /* 2.5 MHz */
537 break;
538 case _100BASET:
539 rate = 25000000; /* 25 MHz */
540 break;
541 case _1000BASET:
542 rate = 125000000; /* 125 MHz */
543 break;
544 default:
545 /* does not change anything */
546 return 0;
547 }
548
Anup Pateld0a04db2019-07-24 04:09:32 +0000549 if (macb->config->clk_init)
550 return macb->config->clk_init(dev, rate);
551
552 /*
553 * "tx_clk" is an optional clock source for MACB.
554 * Ignore if it does not exist in DT.
555 */
556 ret = clk_get_by_name(dev, "tx_clk", &tx_clk);
557 if (ret)
558 return 0;
559
Bin Meng3ef64442019-05-22 00:09:46 -0700560 if (tx_clk.dev) {
561 ret = clk_set_rate(&tx_clk, rate);
562 if (ret)
563 return ret;
564 }
565#endif
566
Bin Menga5e3d232019-05-22 00:09:45 -0700567 return 0;
568}
569#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700570int __weak macb_linkspd_cb(void *regs, unsigned int speed)
571{
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100572 return 0;
573}
Bin Menga5e3d232019-05-22 00:09:45 -0700574#endif
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100575
Wenyou Yanga212b662016-05-17 13:11:35 +0800576#ifdef CONFIG_DM_ETH
577static int macb_phy_init(struct udevice *dev, const char *name)
578#else
Simon Glassd5555b72016-05-05 07:28:09 -0600579static int macb_phy_init(struct macb_device *macb, const char *name)
Wenyou Yanga212b662016-05-17 13:11:35 +0800580#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100581{
Wenyou Yanga212b662016-05-17 13:11:35 +0800582#ifdef CONFIG_DM_ETH
583 struct macb_device *macb = dev_get_priv(dev);
584#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100585 u32 ncfgr;
586 u16 phy_id, status, adv, lpa;
587 int media, speed, duplex;
Wilson Lee4bf56912017-08-22 20:25:07 -0700588 int ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100589 int i;
590
Simon Glassd5555b72016-05-05 07:28:09 -0600591 arch_get_mdio_control(name);
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100592 /* Auto-detect phy_addr */
Wilson Lee4bf56912017-08-22 20:25:07 -0700593 ret = macb_phy_find(macb, name);
594 if (ret)
595 return ret;
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100596
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100597 /* Check if the PHY is up to snuff... */
598 phy_id = macb_mdio_read(macb, MII_PHYSID1);
599 if (phy_id == 0xffff) {
Simon Glassd5555b72016-05-05 07:28:09 -0600600 printf("%s: No PHY present\n", name);
Wilson Lee4bf56912017-08-22 20:25:07 -0700601 return -ENODEV;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100602 }
603
Bo Shenb1a00062013-04-24 15:59:27 +0800604#ifdef CONFIG_PHYLIB
Wenyou Yanga212b662016-05-17 13:11:35 +0800605#ifdef CONFIG_DM_ETH
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800606 macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
Wenyou Yanga212b662016-05-17 13:11:35 +0800607 macb->phy_interface);
608#else
Bo Shen8314ccd2013-08-19 10:35:47 +0800609 /* need to consider other phy interface mode */
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800610 macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
Bo Shen8314ccd2013-08-19 10:35:47 +0800611 PHY_INTERFACE_MODE_RGMII);
Wenyou Yanga212b662016-05-17 13:11:35 +0800612#endif
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800613 if (!macb->phydev) {
Bo Shen8314ccd2013-08-19 10:35:47 +0800614 printf("phy_connect failed\n");
615 return -ENODEV;
616 }
617
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800618 phy_config(macb->phydev);
Bo Shenb1a00062013-04-24 15:59:27 +0800619#endif
620
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200621 status = macb_mdio_read(macb, MII_BMSR);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100622 if (!(status & BMSR_LSTATUS)) {
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200623 /* Try to re-negotiate if we don't have link already. */
Simon Glassd5555b72016-05-05 07:28:09 -0600624 macb_phy_reset(macb, name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200625
Andreas Bießmannceef9832014-05-26 22:55:18 +0200626 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100627 status = macb_mdio_read(macb, MII_BMSR);
Stefan Roese7bf9bca2019-03-27 11:20:19 +0100628 if (status & BMSR_LSTATUS) {
629 /*
630 * Delay a bit after the link is established,
631 * so that the next xfer does not fail
632 */
633 mdelay(10);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100634 break;
Stefan Roese7bf9bca2019-03-27 11:20:19 +0100635 }
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200636 udelay(100);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100637 }
638 }
639
640 if (!(status & BMSR_LSTATUS)) {
641 printf("%s: link down (status: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600642 name, status);
Wilson Lee4bf56912017-08-22 20:25:07 -0700643 return -ENETDOWN;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100644 }
Bo Shend256be22013-04-24 15:59:28 +0800645
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100646 /* First check for GMAC and that it is GiB capable */
647 if (gem_is_gigabit_capable(macb)) {
Bin Meng19f3b782019-08-14 03:29:42 -0700648 lpa = macb_mdio_read(macb, MII_STAT1000);
Bo Shend256be22013-04-24 15:59:28 +0800649
Radu Pirea0dc97fc2019-06-07 14:18:36 +0300650 if (lpa & (LPA_1000FULL | LPA_1000HALF | LPA_1000XFULL |
651 LPA_1000XHALF)) {
652 duplex = ((lpa & (LPA_1000FULL | LPA_1000XFULL)) ?
653 1 : 0);
Andreas Bießmann47609572014-09-18 23:46:48 +0200654
655 printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600656 name,
Bo Shend256be22013-04-24 15:59:28 +0800657 duplex ? "full" : "half",
658 lpa);
659
660 ncfgr = macb_readl(macb, NCFGR);
Andreas Bießmann47609572014-09-18 23:46:48 +0200661 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
662 ncfgr |= GEM_BIT(GBE);
663
Bo Shend256be22013-04-24 15:59:28 +0800664 if (duplex)
665 ncfgr |= MACB_BIT(FD);
Andreas Bießmann47609572014-09-18 23:46:48 +0200666
Bo Shend256be22013-04-24 15:59:28 +0800667 macb_writel(macb, NCFGR, ncfgr);
668
Bin Menga5e3d232019-05-22 00:09:45 -0700669#ifdef CONFIG_DM_ETH
670 ret = macb_linkspd_cb(dev, _1000BASET);
671#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700672 ret = macb_linkspd_cb(macb->regs, _1000BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700673#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700674 if (ret)
675 return ret;
676
677 return 0;
Bo Shend256be22013-04-24 15:59:28 +0800678 }
679 }
680
681 /* fall back for EMAC checking */
682 adv = macb_mdio_read(macb, MII_ADVERTISE);
683 lpa = macb_mdio_read(macb, MII_LPA);
684 media = mii_nway_result(lpa & adv);
685 speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
686 ? 1 : 0);
687 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
688 printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600689 name,
Bo Shend256be22013-04-24 15:59:28 +0800690 speed ? "100" : "10",
691 duplex ? "full" : "half",
692 lpa);
693
694 ncfgr = macb_readl(macb, NCFGR);
Bo Shenc83cb5f2015-03-04 13:35:16 +0800695 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
Wilson Lee4bf56912017-08-22 20:25:07 -0700696 if (speed) {
Bo Shend256be22013-04-24 15:59:28 +0800697 ncfgr |= MACB_BIT(SPD);
Bin Menga5e3d232019-05-22 00:09:45 -0700698#ifdef CONFIG_DM_ETH
699 ret = macb_linkspd_cb(dev, _100BASET);
700#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700701 ret = macb_linkspd_cb(macb->regs, _100BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700702#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700703 } else {
Bin Menga5e3d232019-05-22 00:09:45 -0700704#ifdef CONFIG_DM_ETH
705 ret = macb_linkspd_cb(dev, _10BASET);
706#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700707 ret = macb_linkspd_cb(macb->regs, _10BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700708#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700709 }
710
711 if (ret)
712 return ret;
713
Bo Shend256be22013-04-24 15:59:28 +0800714 if (duplex)
715 ncfgr |= MACB_BIT(FD);
716 macb_writel(macb, NCFGR, ncfgr);
717
Wilson Lee4bf56912017-08-22 20:25:07 -0700718 return 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100719}
720
Wu, Joshade4ea42015-06-03 16:45:44 +0800721static int gmac_init_multi_queues(struct macb_device *macb)
722{
723 int i, num_queues = 1;
724 u32 queue_mask;
725
726 /* bit 0 is never set but queue 0 always exists */
727 queue_mask = gem_readl(macb, DCFG6) & 0xff;
728 queue_mask |= 0x1;
729
730 for (i = 1; i < MACB_MAX_QUEUES; i++)
731 if (queue_mask & (1 << i))
732 num_queues++;
733
Ramon Fried0a2827e2019-07-16 22:04:33 +0300734 macb->dummy_desc->ctrl = MACB_BIT(TX_USED);
Wu, Joshade4ea42015-06-03 16:45:44 +0800735 macb->dummy_desc->addr = 0;
736 flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200737 ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
Wu, Joshade4ea42015-06-03 16:45:44 +0800738
739 for (i = 1; i < num_queues; i++)
740 gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
741
742 return 0;
743}
744
Ramon Fried9c295802019-07-16 22:04:36 +0300745static void gmac_configure_dma(struct macb_device *macb)
746{
747 u32 buffer_size;
748 u32 dmacfg;
749
Ramon Friedc6d07bf2019-07-14 18:25:14 +0300750 buffer_size = macb->rx_buffer_size / RX_BUFFER_MULTIPLE;
Ramon Fried9c295802019-07-16 22:04:36 +0300751 dmacfg = gem_readl(macb, DMACFG) & ~GEM_BF(RXBS, -1L);
752 dmacfg |= GEM_BF(RXBS, buffer_size);
753
Anup Pateld0a04db2019-07-24 04:09:32 +0000754 if (macb->config->dma_burst_length)
755 dmacfg = GEM_BFINS(FBLDO,
756 macb->config->dma_burst_length, dmacfg);
Ramon Fried9c295802019-07-16 22:04:36 +0300757
758 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
759 dmacfg &= ~GEM_BIT(ENDIA_PKT);
760
Anup Pateleff0e0c2019-07-24 04:09:37 +0000761 if (macb->is_big_endian)
Ramon Fried9c295802019-07-16 22:04:36 +0300762 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
Anup Pateleff0e0c2019-07-24 04:09:37 +0000763 else
764 dmacfg &= ~GEM_BIT(ENDIA_DESC);
Ramon Fried9c295802019-07-16 22:04:36 +0300765
766 dmacfg &= ~GEM_BIT(ADDR64);
767 gem_writel(macb, DMACFG, dmacfg);
768}
769
Wenyou Yanga212b662016-05-17 13:11:35 +0800770#ifdef CONFIG_DM_ETH
771static int _macb_init(struct udevice *dev, const char *name)
772#else
Simon Glassd5555b72016-05-05 07:28:09 -0600773static int _macb_init(struct macb_device *macb, const char *name)
Wenyou Yanga212b662016-05-17 13:11:35 +0800774#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100775{
Wenyou Yanga212b662016-05-17 13:11:35 +0800776#ifdef CONFIG_DM_ETH
777 struct macb_device *macb = dev_get_priv(dev);
778#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100779 unsigned long paddr;
Wilson Lee4bf56912017-08-22 20:25:07 -0700780 int ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100781 int i;
782
783 /*
784 * macb_halt should have been called at some point before now,
785 * so we'll assume the controller is idle.
786 */
787
788 /* initialize DMA descriptors */
789 paddr = macb->rx_buffer_dma;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200790 for (i = 0; i < MACB_RX_RING_SIZE; i++) {
791 if (i == (MACB_RX_RING_SIZE - 1))
Ramon Fried0a2827e2019-07-16 22:04:33 +0300792 paddr |= MACB_BIT(RX_WRAP);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100793 macb->rx_ring[i].addr = paddr;
794 macb->rx_ring[i].ctrl = 0;
Ramon Friedc6d07bf2019-07-14 18:25:14 +0300795 paddr += macb->rx_buffer_size;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100796 }
Wu, Josh5ae0e382014-05-27 16:31:05 +0800797 macb_flush_ring_desc(macb, RX);
798 macb_flush_rx_buffer(macb);
799
Andreas Bießmannceef9832014-05-26 22:55:18 +0200800 for (i = 0; i < MACB_TX_RING_SIZE; i++) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100801 macb->tx_ring[i].addr = 0;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200802 if (i == (MACB_TX_RING_SIZE - 1))
Ramon Fried0a2827e2019-07-16 22:04:33 +0300803 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED) |
804 MACB_BIT(TX_WRAP);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100805 else
Ramon Fried0a2827e2019-07-16 22:04:33 +0300806 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100807 }
Wu, Josh5ae0e382014-05-27 16:31:05 +0800808 macb_flush_ring_desc(macb, TX);
809
Andreas Bießmannceef9832014-05-26 22:55:18 +0200810 macb->rx_tail = 0;
811 macb->tx_head = 0;
812 macb->tx_tail = 0;
Simon Glassd5555b72016-05-05 07:28:09 -0600813 macb->next_rx_tail = 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100814
Wilson Lee4bf56912017-08-22 20:25:07 -0700815#ifdef CONFIG_MACB_ZYNQ
816 macb_writel(macb, DMACFG, MACB_ZYNQ_GEM_DMACR_INIT);
817#endif
818
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100819 macb_writel(macb, RBQP, macb->rx_ring_dma);
820 macb_writel(macb, TBQP, macb->tx_ring_dma);
821
Bo Shend256be22013-04-24 15:59:28 +0800822 if (macb_is_gem(macb)) {
Ramon Fried9c295802019-07-16 22:04:36 +0300823 /* Initialize DMA properties */
824 gmac_configure_dma(macb);
Wu, Joshade4ea42015-06-03 16:45:44 +0800825 /* Check the multi queue and initialize the queue for tx */
826 gmac_init_multi_queues(macb);
827
Bo Shencabf61c2014-11-10 15:24:01 +0800828 /*
829 * When the GMAC IP with GE feature, this bit is used to
830 * select interface between RGMII and GMII.
831 * When the GMAC IP without GE feature, this bit is used
832 * to select interface between RMII and MII.
833 */
Wenyou Yanga212b662016-05-17 13:11:35 +0800834#ifdef CONFIG_DM_ETH
Wenyou Yang6de046e2017-04-20 11:13:13 +0800835 if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
836 (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
Ramon Fried6c636512019-07-16 22:03:00 +0300837 gem_writel(macb, USRIO, GEM_BIT(RGMII));
Wenyou Yanga212b662016-05-17 13:11:35 +0800838 else
Ramon Fried6c636512019-07-16 22:03:00 +0300839 gem_writel(macb, USRIO, 0);
Ramon Fried5a1899f2019-07-16 22:04:34 +0300840
841 if (macb->phy_interface == PHY_INTERFACE_MODE_SGMII) {
842 unsigned int ncfgr = macb_readl(macb, NCFGR);
843
844 ncfgr |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
845 macb_writel(macb, NCFGR, ncfgr);
846 }
Wenyou Yanga212b662016-05-17 13:11:35 +0800847#else
Bo Shencabf61c2014-11-10 15:24:01 +0800848#if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
Ramon Fried6c636512019-07-16 22:03:00 +0300849 gem_writel(macb, USRIO, GEM_BIT(RGMII));
Bo Shend256be22013-04-24 15:59:28 +0800850#else
Ramon Fried6c636512019-07-16 22:03:00 +0300851 gem_writel(macb, USRIO, 0);
Bo Shend256be22013-04-24 15:59:28 +0800852#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800853#endif
Bo Shend256be22013-04-24 15:59:28 +0800854 } else {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100855 /* choose RMII or MII mode. This depends on the board */
Wenyou Yanga212b662016-05-17 13:11:35 +0800856#ifdef CONFIG_DM_ETH
857#ifdef CONFIG_AT91FAMILY
858 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
859 macb_writel(macb, USRIO,
860 MACB_BIT(RMII) | MACB_BIT(CLKEN));
861 } else {
862 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
863 }
864#else
865 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
866 macb_writel(macb, USRIO, 0);
867 else
868 macb_writel(macb, USRIO, MACB_BIT(MII));
869#endif
870#else
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100871#ifdef CONFIG_RMII
Bo Shend8f64b42013-04-24 15:59:26 +0800872#ifdef CONFIG_AT91FAMILY
Stelian Pop7263ef12008-01-03 21:15:56 +0000873 macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
874#else
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100875 macb_writel(macb, USRIO, 0);
Stelian Pop7263ef12008-01-03 21:15:56 +0000876#endif
877#else
Bo Shend8f64b42013-04-24 15:59:26 +0800878#ifdef CONFIG_AT91FAMILY
Stelian Pop7263ef12008-01-03 21:15:56 +0000879 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100880#else
881 macb_writel(macb, USRIO, MACB_BIT(MII));
882#endif
Stelian Pop7263ef12008-01-03 21:15:56 +0000883#endif /* CONFIG_RMII */
Wenyou Yanga212b662016-05-17 13:11:35 +0800884#endif
Bo Shend256be22013-04-24 15:59:28 +0800885 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100886
Wenyou Yanga212b662016-05-17 13:11:35 +0800887#ifdef CONFIG_DM_ETH
Wilson Lee4bf56912017-08-22 20:25:07 -0700888 ret = macb_phy_init(dev, name);
Wenyou Yanga212b662016-05-17 13:11:35 +0800889#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700890 ret = macb_phy_init(macb, name);
Wenyou Yanga212b662016-05-17 13:11:35 +0800891#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700892 if (ret)
893 return ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100894
895 /* Enable TX and RX */
896 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
897
Ben Warren422b1a02008-01-09 18:15:53 -0500898 return 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100899}
900
Simon Glassd5555b72016-05-05 07:28:09 -0600901static void _macb_halt(struct macb_device *macb)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100902{
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100903 u32 ncr, tsr;
904
905 /* Halt the controller and wait for any ongoing transmission to end. */
906 ncr = macb_readl(macb, NCR);
907 ncr |= MACB_BIT(THALT);
908 macb_writel(macb, NCR, ncr);
909
910 do {
911 tsr = macb_readl(macb, TSR);
912 } while (tsr & MACB_BIT(TGO));
913
914 /* Disable TX and RX, and clear statistics */
915 macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
916}
917
Simon Glassd5555b72016-05-05 07:28:09 -0600918static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
Ben Warren6bb46792010-06-01 11:55:42 -0700919{
Ben Warren6bb46792010-06-01 11:55:42 -0700920 u32 hwaddr_bottom;
921 u16 hwaddr_top;
922
923 /* set hardware address */
Simon Glassd5555b72016-05-05 07:28:09 -0600924 hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
925 enetaddr[2] << 16 | enetaddr[3] << 24;
Ben Warren6bb46792010-06-01 11:55:42 -0700926 macb_writel(macb, SA1B, hwaddr_bottom);
Simon Glassd5555b72016-05-05 07:28:09 -0600927 hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
Ben Warren6bb46792010-06-01 11:55:42 -0700928 macb_writel(macb, SA1T, hwaddr_top);
929 return 0;
930}
931
Bo Shend256be22013-04-24 15:59:28 +0800932static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
933{
934 u32 config;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800935#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800936 unsigned long macb_hz = macb->pclk_rate;
937#else
Bo Shend256be22013-04-24 15:59:28 +0800938 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800939#endif
Bo Shend256be22013-04-24 15:59:28 +0800940
941 if (macb_hz < 20000000)
942 config = MACB_BF(CLK, MACB_CLK_DIV8);
943 else if (macb_hz < 40000000)
944 config = MACB_BF(CLK, MACB_CLK_DIV16);
945 else if (macb_hz < 80000000)
946 config = MACB_BF(CLK, MACB_CLK_DIV32);
947 else
948 config = MACB_BF(CLK, MACB_CLK_DIV64);
949
950 return config;
951}
952
953static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
954{
955 u32 config;
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800956
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800957#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800958 unsigned long macb_hz = macb->pclk_rate;
959#else
Bo Shend256be22013-04-24 15:59:28 +0800960 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800961#endif
Bo Shend256be22013-04-24 15:59:28 +0800962
963 if (macb_hz < 20000000)
964 config = GEM_BF(CLK, GEM_CLK_DIV8);
965 else if (macb_hz < 40000000)
966 config = GEM_BF(CLK, GEM_CLK_DIV16);
967 else if (macb_hz < 80000000)
968 config = GEM_BF(CLK, GEM_CLK_DIV32);
969 else if (macb_hz < 120000000)
970 config = GEM_BF(CLK, GEM_CLK_DIV48);
971 else if (macb_hz < 160000000)
972 config = GEM_BF(CLK, GEM_CLK_DIV64);
Ramon Fried9e65f802019-07-16 22:04:32 +0300973 else if (macb_hz < 240000000)
Bo Shend256be22013-04-24 15:59:28 +0800974 config = GEM_BF(CLK, GEM_CLK_DIV96);
Ramon Fried9e65f802019-07-16 22:04:32 +0300975 else if (macb_hz < 320000000)
976 config = GEM_BF(CLK, GEM_CLK_DIV128);
977 else
978 config = GEM_BF(CLK, GEM_CLK_DIV224);
Bo Shend256be22013-04-24 15:59:28 +0800979
980 return config;
981}
982
Bo Shen32e4f6b2013-09-18 15:07:44 +0800983/*
984 * Get the DMA bus width field of the network configuration register that we
985 * should program. We find the width from decoding the design configuration
986 * register to find the maximum supported data bus width.
987 */
988static u32 macb_dbw(struct macb_device *macb)
989{
990 switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
991 case 4:
992 return GEM_BF(DBW, GEM_DBW128);
993 case 2:
994 return GEM_BF(DBW, GEM_DBW64);
995 case 1:
996 default:
997 return GEM_BF(DBW, GEM_DBW32);
998 }
999}
1000
Simon Glassd5555b72016-05-05 07:28:09 -06001001static void _macb_eth_initialize(struct macb_device *macb)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001002{
Simon Glassd5555b72016-05-05 07:28:09 -06001003 int id = 0; /* This is not used by functions we call */
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001004 u32 ncfgr;
1005
Ramon Friedc6d07bf2019-07-14 18:25:14 +03001006 if (macb_is_gem(macb))
1007 macb->rx_buffer_size = GEM_RX_BUFFER_SIZE;
1008 else
1009 macb->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1010
Simon Glassd5555b72016-05-05 07:28:09 -06001011 /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
Ramon Friedc6d07bf2019-07-14 18:25:14 +03001012 macb->rx_buffer = dma_alloc_coherent(macb->rx_buffer_size *
1013 MACB_RX_RING_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001014 &macb->rx_buffer_dma);
Wu, Josh5ae0e382014-05-27 16:31:05 +08001015 macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001016 &macb->rx_ring_dma);
Wu, Josh5ae0e382014-05-27 16:31:05 +08001017 macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001018 &macb->tx_ring_dma);
Wu, Joshade4ea42015-06-03 16:45:44 +08001019 macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
1020 &macb->dummy_desc_dma);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001021
Simon Glassd5555b72016-05-05 07:28:09 -06001022 /*
1023 * Do some basic initialization so that we at least can talk
1024 * to the PHY
1025 */
1026 if (macb_is_gem(macb)) {
1027 ncfgr = gem_mdc_clk_div(id, macb);
1028 ncfgr |= macb_dbw(macb);
1029 } else {
1030 ncfgr = macb_mdc_clk_div(id, macb);
1031 }
1032
1033 macb_writel(macb, NCFGR, ncfgr);
1034}
1035
Simon Glassf1dcc192016-05-05 07:28:11 -06001036#ifndef CONFIG_DM_ETH
Simon Glassd5555b72016-05-05 07:28:09 -06001037static int macb_send(struct eth_device *netdev, void *packet, int length)
1038{
1039 struct macb_device *macb = to_macb(netdev);
1040
1041 return _macb_send(macb, netdev->name, packet, length);
1042}
1043
1044static int macb_recv(struct eth_device *netdev)
1045{
1046 struct macb_device *macb = to_macb(netdev);
1047 uchar *packet;
1048 int length;
1049
1050 macb->wrapped = false;
1051 for (;;) {
1052 macb->next_rx_tail = macb->rx_tail;
1053 length = _macb_recv(macb, &packet);
1054 if (length >= 0) {
1055 net_process_received_packet(packet, length);
1056 reclaim_rx_buffers(macb, macb->next_rx_tail);
Heinrich Schuchardt6cdf0722018-03-18 11:32:53 +01001057 } else {
Simon Glassd5555b72016-05-05 07:28:09 -06001058 return length;
1059 }
1060 }
1061}
1062
1063static int macb_init(struct eth_device *netdev, bd_t *bd)
1064{
1065 struct macb_device *macb = to_macb(netdev);
1066
1067 return _macb_init(macb, netdev->name);
1068}
1069
1070static void macb_halt(struct eth_device *netdev)
1071{
1072 struct macb_device *macb = to_macb(netdev);
1073
1074 return _macb_halt(macb);
1075}
1076
1077static int macb_write_hwaddr(struct eth_device *netdev)
1078{
1079 struct macb_device *macb = to_macb(netdev);
1080
1081 return _macb_write_hwaddr(macb, netdev->enetaddr);
1082}
1083
1084int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
1085{
1086 struct macb_device *macb;
1087 struct eth_device *netdev;
1088
1089 macb = malloc(sizeof(struct macb_device));
1090 if (!macb) {
1091 printf("Error: Failed to allocate memory for MACB%d\n", id);
1092 return -1;
1093 }
1094 memset(macb, 0, sizeof(struct macb_device));
1095
1096 netdev = &macb->netdev;
Wu, Josh5ae0e382014-05-27 16:31:05 +08001097
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001098 macb->regs = regs;
1099 macb->phy_addr = phy_addr;
1100
Bo Shend256be22013-04-24 15:59:28 +08001101 if (macb_is_gem(macb))
1102 sprintf(netdev->name, "gmac%d", id);
1103 else
1104 sprintf(netdev->name, "macb%d", id);
1105
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001106 netdev->init = macb_init;
1107 netdev->halt = macb_halt;
1108 netdev->send = macb_send;
1109 netdev->recv = macb_recv;
Ben Warren6bb46792010-06-01 11:55:42 -07001110 netdev->write_hwaddr = macb_write_hwaddr;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001111
Simon Glassd5555b72016-05-05 07:28:09 -06001112 _macb_eth_initialize(macb);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001113
1114 eth_register(netdev);
1115
Bo Shenb1a00062013-04-24 15:59:27 +08001116#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Joe Hershberger5a49f172016-08-08 11:28:38 -05001117 int retval;
1118 struct mii_dev *mdiodev = mdio_alloc();
1119 if (!mdiodev)
1120 return -ENOMEM;
1121 strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
1122 mdiodev->read = macb_miiphy_read;
1123 mdiodev->write = macb_miiphy_write;
1124
1125 retval = mdio_register(mdiodev);
1126 if (retval < 0)
1127 return retval;
Bo Shenb1a00062013-04-24 15:59:27 +08001128 macb->bus = miiphy_get_dev_by_name(netdev->name);
Semih Hazar0f751d62009-12-17 15:07:15 +02001129#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001130 return 0;
1131}
Simon Glassf1dcc192016-05-05 07:28:11 -06001132#endif /* !CONFIG_DM_ETH */
1133
1134#ifdef CONFIG_DM_ETH
1135
1136static int macb_start(struct udevice *dev)
1137{
Wenyou Yanga212b662016-05-17 13:11:35 +08001138 return _macb_init(dev, dev->name);
Simon Glassf1dcc192016-05-05 07:28:11 -06001139}
1140
1141static int macb_send(struct udevice *dev, void *packet, int length)
1142{
1143 struct macb_device *macb = dev_get_priv(dev);
1144
1145 return _macb_send(macb, dev->name, packet, length);
1146}
1147
1148static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
1149{
1150 struct macb_device *macb = dev_get_priv(dev);
1151
1152 macb->next_rx_tail = macb->rx_tail;
1153 macb->wrapped = false;
1154
1155 return _macb_recv(macb, packetp);
1156}
1157
1158static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
1159{
1160 struct macb_device *macb = dev_get_priv(dev);
1161
1162 reclaim_rx_buffers(macb, macb->next_rx_tail);
1163
1164 return 0;
1165}
1166
1167static void macb_stop(struct udevice *dev)
1168{
1169 struct macb_device *macb = dev_get_priv(dev);
1170
1171 _macb_halt(macb);
1172}
1173
1174static int macb_write_hwaddr(struct udevice *dev)
1175{
1176 struct eth_pdata *plat = dev_get_platdata(dev);
1177 struct macb_device *macb = dev_get_priv(dev);
1178
1179 return _macb_write_hwaddr(macb, plat->enetaddr);
1180}
1181
1182static const struct eth_ops macb_eth_ops = {
1183 .start = macb_start,
1184 .send = macb_send,
1185 .recv = macb_recv,
1186 .stop = macb_stop,
1187 .free_pkt = macb_free_pkt,
1188 .write_hwaddr = macb_write_hwaddr,
1189};
1190
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001191#ifdef CONFIG_CLK
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001192static int macb_enable_clk(struct udevice *dev)
1193{
1194 struct macb_device *macb = dev_get_priv(dev);
1195 struct clk clk;
1196 ulong clk_rate;
1197 int ret;
1198
1199 ret = clk_get_by_index(dev, 0, &clk);
1200 if (ret)
1201 return -EINVAL;
1202
Wilson Lee4bf56912017-08-22 20:25:07 -07001203 /*
Anup Patel2e242f52019-02-25 08:14:36 +00001204 * If clock driver didn't support enable or disable then
1205 * we get -ENOSYS from clk_enable(). To handle this, we
1206 * don't fail for ret == -ENOSYS.
Wilson Lee4bf56912017-08-22 20:25:07 -07001207 */
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001208 ret = clk_enable(&clk);
Anup Patel2e242f52019-02-25 08:14:36 +00001209 if (ret && ret != -ENOSYS)
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001210 return ret;
1211
1212 clk_rate = clk_get_rate(&clk);
1213 if (!clk_rate)
1214 return -EINVAL;
1215
1216 macb->pclk_rate = clk_rate;
1217
1218 return 0;
1219}
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001220#endif
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001221
Ramon Frieded3c64f2019-07-16 22:04:35 +03001222static const struct macb_config default_gem_config = {
1223 .dma_burst_length = 16,
Anup Pateld0a04db2019-07-24 04:09:32 +00001224 .clk_init = NULL,
Ramon Frieded3c64f2019-07-16 22:04:35 +03001225};
1226
Simon Glassf1dcc192016-05-05 07:28:11 -06001227static int macb_eth_probe(struct udevice *dev)
1228{
1229 struct eth_pdata *pdata = dev_get_platdata(dev);
1230 struct macb_device *macb = dev_get_priv(dev);
Wenyou Yanga212b662016-05-17 13:11:35 +08001231 const char *phy_mode;
Anup Pateld0a04db2019-07-24 04:09:32 +00001232 int ret;
Wenyou Yanga212b662016-05-17 13:11:35 +08001233
Simon Glasse160f7d2017-01-17 16:52:55 -07001234 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1235 NULL);
Wenyou Yanga212b662016-05-17 13:11:35 +08001236 if (phy_mode)
1237 macb->phy_interface = phy_get_interface_by_name(phy_mode);
1238 if (macb->phy_interface == -1) {
1239 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1240 return -EINVAL;
1241 }
Wenyou Yanga212b662016-05-17 13:11:35 +08001242
Simon Glassf1dcc192016-05-05 07:28:11 -06001243 macb->regs = (void *)pdata->iobase;
1244
Anup Pateleff0e0c2019-07-24 04:09:37 +00001245 macb->is_big_endian = (cpu_to_be32(0x12345678) == 0x12345678);
1246
Anup Pateld0a04db2019-07-24 04:09:32 +00001247 macb->config = (struct macb_config *)dev_get_driver_data(dev);
1248 if (!macb->config)
1249 macb->config = &default_gem_config;
Ramon Frieded3c64f2019-07-16 22:04:35 +03001250
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001251#ifdef CONFIG_CLK
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001252 ret = macb_enable_clk(dev);
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001253 if (ret)
1254 return ret;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001255#endif
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001256
Simon Glassf1dcc192016-05-05 07:28:11 -06001257 _macb_eth_initialize(macb);
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001258
Simon Glassf1dcc192016-05-05 07:28:11 -06001259#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001260 macb->bus = mdio_alloc();
1261 if (!macb->bus)
Joe Hershberger5a49f172016-08-08 11:28:38 -05001262 return -ENOMEM;
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001263 strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1264 macb->bus->read = macb_miiphy_read;
1265 macb->bus->write = macb_miiphy_write;
Joe Hershberger5a49f172016-08-08 11:28:38 -05001266
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001267 ret = mdio_register(macb->bus);
1268 if (ret < 0)
1269 return ret;
Simon Glassf1dcc192016-05-05 07:28:11 -06001270 macb->bus = miiphy_get_dev_by_name(dev->name);
1271#endif
1272
1273 return 0;
1274}
1275
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001276static int macb_eth_remove(struct udevice *dev)
1277{
1278 struct macb_device *macb = dev_get_priv(dev);
1279
1280#ifdef CONFIG_PHYLIB
1281 free(macb->phydev);
1282#endif
1283 mdio_unregister(macb->bus);
1284 mdio_free(macb->bus);
1285
1286 return 0;
1287}
1288
Wilson Lee4bf56912017-08-22 20:25:07 -07001289/**
1290 * macb_late_eth_ofdata_to_platdata
1291 * @dev: udevice struct
1292 * Returns 0 when operation success and negative errno number
1293 * when operation failed.
1294 */
1295int __weak macb_late_eth_ofdata_to_platdata(struct udevice *dev)
1296{
1297 return 0;
1298}
1299
Simon Glassf1dcc192016-05-05 07:28:11 -06001300static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1301{
1302 struct eth_pdata *pdata = dev_get_platdata(dev);
1303
Ramon Fried9043c4e2018-12-27 19:58:42 +02001304 pdata->iobase = (phys_addr_t)dev_remap_addr(dev);
1305 if (!pdata->iobase)
1306 return -EINVAL;
Wilson Lee4bf56912017-08-22 20:25:07 -07001307
1308 return macb_late_eth_ofdata_to_platdata(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -06001309}
1310
Ramon Frieded3c64f2019-07-16 22:04:35 +03001311static const struct macb_config sama5d4_config = {
1312 .dma_burst_length = 4,
Anup Pateld0a04db2019-07-24 04:09:32 +00001313 .clk_init = NULL,
1314};
1315
1316static const struct macb_config sifive_config = {
1317 .dma_burst_length = 16,
1318 .clk_init = macb_sifive_clk_init,
Ramon Frieded3c64f2019-07-16 22:04:35 +03001319};
1320
Simon Glassf1dcc192016-05-05 07:28:11 -06001321static const struct udevice_id macb_eth_ids[] = {
1322 { .compatible = "cdns,macb" },
Wenyou Yang75460252017-04-14 14:36:05 +08001323 { .compatible = "cdns,at91sam9260-macb" },
Nicolas Ferre39fa4162019-09-27 13:08:32 +00001324 { .compatible = "cdns,sam9x60-macb" },
Wenyou Yang75460252017-04-14 14:36:05 +08001325 { .compatible = "atmel,sama5d2-gem" },
1326 { .compatible = "atmel,sama5d3-gem" },
Ramon Frieded3c64f2019-07-16 22:04:35 +03001327 { .compatible = "atmel,sama5d4-gem", .data = (ulong)&sama5d4_config },
Wilson Lee4bf56912017-08-22 20:25:07 -07001328 { .compatible = "cdns,zynq-gem" },
Anup Pateld0a04db2019-07-24 04:09:32 +00001329 { .compatible = "sifive,fu540-c000-gem",
1330 .data = (ulong)&sifive_config },
Simon Glassf1dcc192016-05-05 07:28:11 -06001331 { }
1332};
1333
1334U_BOOT_DRIVER(eth_macb) = {
1335 .name = "eth_macb",
1336 .id = UCLASS_ETH,
1337 .of_match = macb_eth_ids,
1338 .ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1339 .probe = macb_eth_probe,
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001340 .remove = macb_eth_remove,
Simon Glassf1dcc192016-05-05 07:28:11 -06001341 .ops = &macb_eth_ops,
1342 .priv_auto_alloc_size = sizeof(struct macb_device),
1343 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1344};
1345#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001346
Jon Loeliger07d38a12007-07-09 17:30:01 -05001347#endif