blob: b7cad9274b8bb47deb763dedf5c5d8efaf3c82c1 [file] [log] [blame]
Kever Yangc43acfd2018-12-20 11:33:42 +08001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Kever Yangfa437432017-02-22 16:56:35 +08002/*
3 * (C) Copyright 2016-2017 Rockchip Inc.
4 *
Kever Yangfa437432017-02-22 16:56:35 +08005 * Adapted from coreboot.
6 */
Philipp Tomsichfbecb942017-05-31 18:16:34 +02007
Kever Yangfa437432017-02-22 16:56:35 +08008#include <common.h>
9#include <clk.h>
10#include <dm.h>
11#include <dt-structs.h>
12#include <ram.h>
13#include <regmap.h>
14#include <syscon.h>
15#include <asm/io.h>
Kever Yang15f09a12019-03-28 11:01:23 +080016#include <asm/arch-rockchip/clock.h>
Kever Yang15f09a12019-03-28 11:01:23 +080017#include <asm/arch-rockchip/cru_rk3399.h>
18#include <asm/arch-rockchip/grf_rk3399.h>
19#include <asm/arch-rockchip/hardware.h>
Jagan Teki3eaf5392019-07-15 23:50:57 +053020#include <asm/arch-rockchip/sdram_common.h>
21#include <asm/arch-rockchip/sdram_rk3399.h>
Kever Yangfa437432017-02-22 16:56:35 +080022#include <linux/err.h>
Philipp Tomsichfbecb942017-05-31 18:16:34 +020023#include <time.h>
Kever Yangfa437432017-02-22 16:56:35 +080024
Jagan Teki3eaf5392019-07-15 23:50:57 +053025#define PRESET_SGRF_HOLD(n) ((0x1 << (6 + 16)) | ((n) << 6))
26#define PRESET_GPIO0_HOLD(n) ((0x1 << (7 + 16)) | ((n) << 7))
27#define PRESET_GPIO1_HOLD(n) ((0x1 << (8 + 16)) | ((n) << 8))
28
29#define PHY_DRV_ODT_HI_Z 0x0
30#define PHY_DRV_ODT_240 0x1
31#define PHY_DRV_ODT_120 0x8
32#define PHY_DRV_ODT_80 0x9
33#define PHY_DRV_ODT_60 0xc
34#define PHY_DRV_ODT_48 0xd
35#define PHY_DRV_ODT_40 0xe
36#define PHY_DRV_ODT_34_3 0xf
37
Jagan Teki33921032019-07-15 23:58:43 +053038#define CRU_SFTRST_DDR_CTRL(ch, n) ((0x1 << (8 + 16 + (ch) * 4)) | \
39 ((n) << (8 + (ch) * 4)))
40#define CRU_SFTRST_DDR_PHY(ch, n) ((0x1 << (9 + 16 + (ch) * 4)) | \
41 ((n) << (9 + (ch) * 4)))
Kever Yangfa437432017-02-22 16:56:35 +080042struct chan_info {
43 struct rk3399_ddr_pctl_regs *pctl;
44 struct rk3399_ddr_pi_regs *pi;
45 struct rk3399_ddr_publ_regs *publ;
46 struct rk3399_msch_regs *msch;
47};
48
49struct dram_info {
Kever Yang82763342019-04-01 17:20:53 +080050#if defined(CONFIG_TPL_BUILD) || \
51 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Jagan Tekia0aebe82019-07-15 23:58:45 +053052 u32 pwrup_srefresh_exit[2];
Kever Yangfa437432017-02-22 16:56:35 +080053 struct chan_info chan[2];
54 struct clk ddr_clk;
55 struct rk3399_cru *cru;
Jagan Tekia0aebe82019-07-15 23:58:45 +053056 struct rk3399_grf_regs *grf;
Kever Yangfa437432017-02-22 16:56:35 +080057 struct rk3399_pmucru *pmucru;
58 struct rk3399_pmusgrf_regs *pmusgrf;
59 struct rk3399_ddr_cic_regs *cic;
60#endif
61 struct ram_info info;
62 struct rk3399_pmugrf_regs *pmugrf;
63};
64
Kever Yang82763342019-04-01 17:20:53 +080065#if defined(CONFIG_TPL_BUILD) || \
66 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +080067
68struct rockchip_dmc_plat {
69#if CONFIG_IS_ENABLED(OF_PLATDATA)
70 struct dtd_rockchip_rk3399_dmc dtplat;
71#else
72 struct rk3399_sdram_params sdram_params;
73#endif
74 struct regmap *map;
75};
76
Jagan Tekia0aebe82019-07-15 23:58:45 +053077static void *get_ddrc0_con(struct dram_info *dram, u8 channel)
78{
79 return (channel == 0) ? &dram->grf->ddrc0_con0 : &dram->grf->ddrc0_con1;
80}
81
Kever Yangfa437432017-02-22 16:56:35 +080082static void copy_to_reg(u32 *dest, const u32 *src, u32 n)
83{
84 int i;
85
86 for (i = 0; i < n / sizeof(u32); i++) {
87 writel(*src, dest);
88 src++;
89 dest++;
90 }
91}
92
Jagan Teki33921032019-07-15 23:58:43 +053093static void rkclk_ddr_reset(struct rk3399_cru *cru, u32 channel, u32 ctl,
94 u32 phy)
95{
96 channel &= 0x1;
97 ctl &= 0x1;
98 phy &= 0x1;
99 writel(CRU_SFTRST_DDR_CTRL(channel, ctl) |
100 CRU_SFTRST_DDR_PHY(channel, phy),
101 &cru->softrst_con[4]);
102}
103
104static void phy_pctrl_reset(struct rk3399_cru *cru, u32 channel)
105{
106 rkclk_ddr_reset(cru, channel, 1, 1);
107 udelay(10);
108
109 rkclk_ddr_reset(cru, channel, 1, 0);
110 udelay(10);
111
112 rkclk_ddr_reset(cru, channel, 0, 0);
113 udelay(10);
114}
115
Kever Yangfa437432017-02-22 16:56:35 +0800116static void phy_dll_bypass_set(struct rk3399_ddr_publ_regs *ddr_publ_regs,
117 u32 freq)
118{
119 u32 *denali_phy = ddr_publ_regs->denali_phy;
120
121 /* From IP spec, only freq small than 125 can enter dll bypass mode */
122 if (freq <= 125) {
123 /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
124 setbits_le32(&denali_phy[86], (0x3 << 2) << 8);
125 setbits_le32(&denali_phy[214], (0x3 << 2) << 8);
126 setbits_le32(&denali_phy[342], (0x3 << 2) << 8);
127 setbits_le32(&denali_phy[470], (0x3 << 2) << 8);
128
129 /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
130 setbits_le32(&denali_phy[547], (0x3 << 2) << 16);
131 setbits_le32(&denali_phy[675], (0x3 << 2) << 16);
132 setbits_le32(&denali_phy[803], (0x3 << 2) << 16);
133 } else {
134 /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
135 clrbits_le32(&denali_phy[86], (0x3 << 2) << 8);
136 clrbits_le32(&denali_phy[214], (0x3 << 2) << 8);
137 clrbits_le32(&denali_phy[342], (0x3 << 2) << 8);
138 clrbits_le32(&denali_phy[470], (0x3 << 2) << 8);
139
140 /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
141 clrbits_le32(&denali_phy[547], (0x3 << 2) << 16);
142 clrbits_le32(&denali_phy[675], (0x3 << 2) << 16);
143 clrbits_le32(&denali_phy[803], (0x3 << 2) << 16);
144 }
145}
146
147static void set_memory_map(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530148 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800149{
Jagan Tekifde7f452019-07-15 23:50:58 +0530150 const struct rk3399_sdram_channel *sdram_ch = &params->ch[channel];
Kever Yangfa437432017-02-22 16:56:35 +0800151 u32 *denali_ctl = chan->pctl->denali_ctl;
152 u32 *denali_pi = chan->pi->denali_pi;
153 u32 cs_map;
154 u32 reduc;
155 u32 row;
156
157 /* Get row number from ddrconfig setting */
Jagan Teki355490d2019-07-15 23:51:05 +0530158 if (sdram_ch->cap_info.ddrconfig < 2 ||
159 sdram_ch->cap_info.ddrconfig == 4)
Kever Yangfa437432017-02-22 16:56:35 +0800160 row = 16;
Jagan Teki355490d2019-07-15 23:51:05 +0530161 else if (sdram_ch->cap_info.ddrconfig == 3)
Kever Yangfa437432017-02-22 16:56:35 +0800162 row = 14;
163 else
164 row = 15;
165
Jagan Teki355490d2019-07-15 23:51:05 +0530166 cs_map = (sdram_ch->cap_info.rank > 1) ? 3 : 1;
167 reduc = (sdram_ch->cap_info.bw == 2) ? 0 : 1;
Kever Yangfa437432017-02-22 16:56:35 +0800168
169 /* Set the dram configuration to ctrl */
Jagan Teki355490d2019-07-15 23:51:05 +0530170 clrsetbits_le32(&denali_ctl[191], 0xF, (12 - sdram_ch->cap_info.col));
Kever Yangfa437432017-02-22 16:56:35 +0800171 clrsetbits_le32(&denali_ctl[190], (0x3 << 16) | (0x7 << 24),
Jagan Teki355490d2019-07-15 23:51:05 +0530172 ((3 - sdram_ch->cap_info.bk) << 16) |
Kever Yangfa437432017-02-22 16:56:35 +0800173 ((16 - row) << 24));
174
175 clrsetbits_le32(&denali_ctl[196], 0x3 | (1 << 16),
176 cs_map | (reduc << 16));
177
178 /* PI_199 PI_COL_DIFF:RW:0:4 */
Jagan Teki355490d2019-07-15 23:51:05 +0530179 clrsetbits_le32(&denali_pi[199], 0xF, (12 - sdram_ch->cap_info.col));
Kever Yangfa437432017-02-22 16:56:35 +0800180
181 /* PI_155 PI_ROW_DIFF:RW:24:3 PI_BANK_DIFF:RW:16:2 */
182 clrsetbits_le32(&denali_pi[155], (0x3 << 16) | (0x7 << 24),
Jagan Teki355490d2019-07-15 23:51:05 +0530183 ((3 - sdram_ch->cap_info.bk) << 16) |
Kever Yangfa437432017-02-22 16:56:35 +0800184 ((16 - row) << 24));
185 /* PI_41 PI_CS_MAP:RW:24:4 */
186 clrsetbits_le32(&denali_pi[41], 0xf << 24, cs_map << 24);
Jagan Teki355490d2019-07-15 23:51:05 +0530187 if (sdram_ch->cap_info.rank == 1 && params->base.dramtype == DDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800188 writel(0x2EC7FFFF, &denali_pi[34]);
189}
190
Kever Yangfa437432017-02-22 16:56:35 +0800191static int phy_io_config(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +0530192 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800193{
194 u32 *denali_phy = chan->publ->denali_phy;
195 u32 vref_mode_dq, vref_value_dq, vref_mode_ac, vref_value_ac;
196 u32 mode_sel;
197 u32 reg_value;
198 u32 drv_value, odt_value;
199 u32 speed;
200
201 /* vref setting */
Jagan Tekifde7f452019-07-15 23:50:58 +0530202 if (params->base.dramtype == LPDDR4) {
Kever Yangfa437432017-02-22 16:56:35 +0800203 /* LPDDR4 */
204 vref_mode_dq = 0x6;
205 vref_value_dq = 0x1f;
206 vref_mode_ac = 0x6;
207 vref_value_ac = 0x1f;
Jagan Tekifde7f452019-07-15 23:50:58 +0530208 } else if (params->base.dramtype == LPDDR3) {
209 if (params->base.odt == 1) {
Kever Yangfa437432017-02-22 16:56:35 +0800210 vref_mode_dq = 0x5; /* LPDDR3 ODT */
211 drv_value = (readl(&denali_phy[6]) >> 12) & 0xf;
212 odt_value = (readl(&denali_phy[6]) >> 4) & 0xf;
213 if (drv_value == PHY_DRV_ODT_48) {
214 switch (odt_value) {
215 case PHY_DRV_ODT_240:
216 vref_value_dq = 0x16;
217 break;
218 case PHY_DRV_ODT_120:
219 vref_value_dq = 0x26;
220 break;
221 case PHY_DRV_ODT_60:
222 vref_value_dq = 0x36;
223 break;
224 default:
225 debug("Invalid ODT value.\n");
226 return -EINVAL;
227 }
228 } else if (drv_value == PHY_DRV_ODT_40) {
229 switch (odt_value) {
230 case PHY_DRV_ODT_240:
231 vref_value_dq = 0x19;
232 break;
233 case PHY_DRV_ODT_120:
234 vref_value_dq = 0x23;
235 break;
236 case PHY_DRV_ODT_60:
237 vref_value_dq = 0x31;
238 break;
239 default:
240 debug("Invalid ODT value.\n");
241 return -EINVAL;
242 }
243 } else if (drv_value == PHY_DRV_ODT_34_3) {
244 switch (odt_value) {
245 case PHY_DRV_ODT_240:
246 vref_value_dq = 0x17;
247 break;
248 case PHY_DRV_ODT_120:
249 vref_value_dq = 0x20;
250 break;
251 case PHY_DRV_ODT_60:
252 vref_value_dq = 0x2e;
253 break;
254 default:
255 debug("Invalid ODT value.\n");
256 return -EINVAL;
257 }
258 } else {
259 debug("Invalid DRV value.\n");
260 return -EINVAL;
261 }
262 } else {
263 vref_mode_dq = 0x2; /* LPDDR3 */
264 vref_value_dq = 0x1f;
265 }
266 vref_mode_ac = 0x2;
267 vref_value_ac = 0x1f;
Jagan Tekifde7f452019-07-15 23:50:58 +0530268 } else if (params->base.dramtype == DDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800269 /* DDR3L */
270 vref_mode_dq = 0x1;
271 vref_value_dq = 0x1f;
272 vref_mode_ac = 0x1;
273 vref_value_ac = 0x1f;
274 } else {
275 debug("Unknown DRAM type.\n");
276 return -EINVAL;
277 }
278
279 reg_value = (vref_mode_dq << 9) | (0x1 << 8) | vref_value_dq;
280
281 /* PHY_913 PHY_PAD_VREF_CTRL_DQ_0 12bits offset_8 */
282 clrsetbits_le32(&denali_phy[913], 0xfff << 8, reg_value << 8);
283 /* PHY_914 PHY_PAD_VREF_CTRL_DQ_1 12bits offset_0 */
284 clrsetbits_le32(&denali_phy[914], 0xfff, reg_value);
285 /* PHY_914 PHY_PAD_VREF_CTRL_DQ_2 12bits offset_16 */
286 clrsetbits_le32(&denali_phy[914], 0xfff << 16, reg_value << 16);
287 /* PHY_915 PHY_PAD_VREF_CTRL_DQ_3 12bits offset_0 */
288 clrsetbits_le32(&denali_phy[915], 0xfff, reg_value);
289
290 reg_value = (vref_mode_ac << 9) | (0x1 << 8) | vref_value_ac;
291
292 /* PHY_915 PHY_PAD_VREF_CTRL_AC 12bits offset_16 */
293 clrsetbits_le32(&denali_phy[915], 0xfff << 16, reg_value << 16);
294
Jagan Tekifde7f452019-07-15 23:50:58 +0530295 if (params->base.dramtype == LPDDR4)
Kever Yangfa437432017-02-22 16:56:35 +0800296 mode_sel = 0x6;
Jagan Tekifde7f452019-07-15 23:50:58 +0530297 else if (params->base.dramtype == LPDDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800298 mode_sel = 0x0;
Jagan Tekifde7f452019-07-15 23:50:58 +0530299 else if (params->base.dramtype == DDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800300 mode_sel = 0x1;
301 else
302 return -EINVAL;
303
304 /* PHY_924 PHY_PAD_FDBK_DRIVE */
305 clrsetbits_le32(&denali_phy[924], 0x7 << 15, mode_sel << 15);
306 /* PHY_926 PHY_PAD_DATA_DRIVE */
307 clrsetbits_le32(&denali_phy[926], 0x7 << 6, mode_sel << 6);
308 /* PHY_927 PHY_PAD_DQS_DRIVE */
309 clrsetbits_le32(&denali_phy[927], 0x7 << 6, mode_sel << 6);
310 /* PHY_928 PHY_PAD_ADDR_DRIVE */
311 clrsetbits_le32(&denali_phy[928], 0x7 << 14, mode_sel << 14);
312 /* PHY_929 PHY_PAD_CLK_DRIVE */
313 clrsetbits_le32(&denali_phy[929], 0x7 << 14, mode_sel << 14);
314 /* PHY_935 PHY_PAD_CKE_DRIVE */
315 clrsetbits_le32(&denali_phy[935], 0x7 << 14, mode_sel << 14);
316 /* PHY_937 PHY_PAD_RST_DRIVE */
317 clrsetbits_le32(&denali_phy[937], 0x7 << 14, mode_sel << 14);
318 /* PHY_939 PHY_PAD_CS_DRIVE */
319 clrsetbits_le32(&denali_phy[939], 0x7 << 14, mode_sel << 14);
320
Kever Yangfa437432017-02-22 16:56:35 +0800321 /* speed setting */
Jagan Tekifde7f452019-07-15 23:50:58 +0530322 if (params->base.ddr_freq < 400)
Kever Yangfa437432017-02-22 16:56:35 +0800323 speed = 0x0;
Jagan Tekifde7f452019-07-15 23:50:58 +0530324 else if (params->base.ddr_freq < 800)
Kever Yangfa437432017-02-22 16:56:35 +0800325 speed = 0x1;
Jagan Tekifde7f452019-07-15 23:50:58 +0530326 else if (params->base.ddr_freq < 1200)
Kever Yangfa437432017-02-22 16:56:35 +0800327 speed = 0x2;
328 else
329 speed = 0x3;
330
331 /* PHY_924 PHY_PAD_FDBK_DRIVE */
332 clrsetbits_le32(&denali_phy[924], 0x3 << 21, speed << 21);
333 /* PHY_926 PHY_PAD_DATA_DRIVE */
334 clrsetbits_le32(&denali_phy[926], 0x3 << 9, speed << 9);
335 /* PHY_927 PHY_PAD_DQS_DRIVE */
336 clrsetbits_le32(&denali_phy[927], 0x3 << 9, speed << 9);
337 /* PHY_928 PHY_PAD_ADDR_DRIVE */
338 clrsetbits_le32(&denali_phy[928], 0x3 << 17, speed << 17);
339 /* PHY_929 PHY_PAD_CLK_DRIVE */
340 clrsetbits_le32(&denali_phy[929], 0x3 << 17, speed << 17);
341 /* PHY_935 PHY_PAD_CKE_DRIVE */
342 clrsetbits_le32(&denali_phy[935], 0x3 << 17, speed << 17);
343 /* PHY_937 PHY_PAD_RST_DRIVE */
344 clrsetbits_le32(&denali_phy[937], 0x3 << 17, speed << 17);
345 /* PHY_939 PHY_PAD_CS_DRIVE */
346 clrsetbits_le32(&denali_phy[939], 0x3 << 17, speed << 17);
347
348 return 0;
349}
350
Jagan Tekiba607fa2019-07-16 17:27:07 +0530351static void set_ds_odt(const struct chan_info *chan,
352 const struct rk3399_sdram_params *params)
353{
354 u32 *denali_phy = chan->publ->denali_phy;
355
356 u32 tsel_idle_en, tsel_wr_en, tsel_rd_en;
357 u32 tsel_idle_select_p, tsel_rd_select_p;
358 u32 tsel_idle_select_n, tsel_rd_select_n;
359 u32 tsel_wr_select_dq_p, tsel_wr_select_ca_p;
360 u32 tsel_wr_select_dq_n, tsel_wr_select_ca_n;
361 u32 reg_value;
362
363 if (params->base.dramtype == LPDDR4) {
364 tsel_rd_select_p = PHY_DRV_ODT_HI_Z;
365 tsel_rd_select_n = PHY_DRV_ODT_240;
366
367 tsel_idle_select_p = PHY_DRV_ODT_HI_Z;
368 tsel_idle_select_n = PHY_DRV_ODT_240;
369
370 tsel_wr_select_dq_p = PHY_DRV_ODT_40;
371 tsel_wr_select_dq_n = PHY_DRV_ODT_40;
372
373 tsel_wr_select_ca_p = PHY_DRV_ODT_40;
374 tsel_wr_select_ca_n = PHY_DRV_ODT_40;
375 } else if (params->base.dramtype == LPDDR3) {
376 tsel_rd_select_p = PHY_DRV_ODT_240;
377 tsel_rd_select_n = PHY_DRV_ODT_HI_Z;
378
379 tsel_idle_select_p = PHY_DRV_ODT_240;
380 tsel_idle_select_n = PHY_DRV_ODT_HI_Z;
381
382 tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
383 tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
384
385 tsel_wr_select_ca_p = PHY_DRV_ODT_48;
386 tsel_wr_select_ca_n = PHY_DRV_ODT_48;
387 } else {
388 tsel_rd_select_p = PHY_DRV_ODT_240;
389 tsel_rd_select_n = PHY_DRV_ODT_240;
390
391 tsel_idle_select_p = PHY_DRV_ODT_240;
392 tsel_idle_select_n = PHY_DRV_ODT_240;
393
394 tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
395 tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
396
397 tsel_wr_select_ca_p = PHY_DRV_ODT_34_3;
398 tsel_wr_select_ca_n = PHY_DRV_ODT_34_3;
399 }
400
401 if (params->base.odt == 1)
402 tsel_rd_en = 1;
403 else
404 tsel_rd_en = 0;
405
406 tsel_wr_en = 0;
407 tsel_idle_en = 0;
408
409 /*
410 * phy_dq_tsel_select_X 24bits DENALI_PHY_6/134/262/390 offset_0
411 * sets termination values for read/idle cycles and drive strength
412 * for write cycles for DQ/DM
413 */
414 reg_value = tsel_rd_select_n | (tsel_rd_select_p << 0x4) |
415 (tsel_wr_select_dq_n << 8) | (tsel_wr_select_dq_p << 12) |
416 (tsel_idle_select_n << 16) | (tsel_idle_select_p << 20);
417 clrsetbits_le32(&denali_phy[6], 0xffffff, reg_value);
418 clrsetbits_le32(&denali_phy[134], 0xffffff, reg_value);
419 clrsetbits_le32(&denali_phy[262], 0xffffff, reg_value);
420 clrsetbits_le32(&denali_phy[390], 0xffffff, reg_value);
421
422 /*
423 * phy_dqs_tsel_select_X 24bits DENALI_PHY_7/135/263/391 offset_0
424 * sets termination values for read/idle cycles and drive strength
425 * for write cycles for DQS
426 */
427 clrsetbits_le32(&denali_phy[7], 0xffffff, reg_value);
428 clrsetbits_le32(&denali_phy[135], 0xffffff, reg_value);
429 clrsetbits_le32(&denali_phy[263], 0xffffff, reg_value);
430 clrsetbits_le32(&denali_phy[391], 0xffffff, reg_value);
431
432 /* phy_adr_tsel_select_ 8bits DENALI_PHY_544/672/800 offset_0 */
433 reg_value = tsel_wr_select_ca_n | (tsel_wr_select_ca_p << 0x4);
434 clrsetbits_le32(&denali_phy[544], 0xff, reg_value);
435 clrsetbits_le32(&denali_phy[672], 0xff, reg_value);
436 clrsetbits_le32(&denali_phy[800], 0xff, reg_value);
437
438 /* phy_pad_addr_drive 8bits DENALI_PHY_928 offset_0 */
439 clrsetbits_le32(&denali_phy[928], 0xff, reg_value);
440
441 /* phy_pad_rst_drive 8bits DENALI_PHY_937 offset_0 */
442 clrsetbits_le32(&denali_phy[937], 0xff, reg_value);
443
444 /* phy_pad_cke_drive 8bits DENALI_PHY_935 offset_0 */
445 clrsetbits_le32(&denali_phy[935], 0xff, reg_value);
446
447 /* phy_pad_cs_drive 8bits DENALI_PHY_939 offset_0 */
448 clrsetbits_le32(&denali_phy[939], 0xff, reg_value);
449
450 /* phy_pad_clk_drive 8bits DENALI_PHY_929 offset_0 */
451 clrsetbits_le32(&denali_phy[929], 0xff, reg_value);
452
453 /* phy_pad_fdbk_drive 23bit DENALI_PHY_924/925 */
454 clrsetbits_le32(&denali_phy[924], 0xff,
455 tsel_wr_select_dq_n | (tsel_wr_select_dq_p << 4));
456 clrsetbits_le32(&denali_phy[925], 0xff,
457 tsel_rd_select_n | (tsel_rd_select_p << 4));
458
459 /* phy_dq_tsel_enable_X 3bits DENALI_PHY_5/133/261/389 offset_16 */
460 reg_value = (tsel_rd_en | (tsel_wr_en << 1) | (tsel_idle_en << 2))
461 << 16;
462 clrsetbits_le32(&denali_phy[5], 0x7 << 16, reg_value);
463 clrsetbits_le32(&denali_phy[133], 0x7 << 16, reg_value);
464 clrsetbits_le32(&denali_phy[261], 0x7 << 16, reg_value);
465 clrsetbits_le32(&denali_phy[389], 0x7 << 16, reg_value);
466
467 /* phy_dqs_tsel_enable_X 3bits DENALI_PHY_6/134/262/390 offset_24 */
468 reg_value = (tsel_rd_en | (tsel_wr_en << 1) | (tsel_idle_en << 2))
469 << 24;
470 clrsetbits_le32(&denali_phy[6], 0x7 << 24, reg_value);
471 clrsetbits_le32(&denali_phy[134], 0x7 << 24, reg_value);
472 clrsetbits_le32(&denali_phy[262], 0x7 << 24, reg_value);
473 clrsetbits_le32(&denali_phy[390], 0x7 << 24, reg_value);
474
475 /* phy_adr_tsel_enable_ 1bit DENALI_PHY_518/646/774 offset_8 */
476 reg_value = tsel_wr_en << 8;
477 clrsetbits_le32(&denali_phy[518], 0x1 << 8, reg_value);
478 clrsetbits_le32(&denali_phy[646], 0x1 << 8, reg_value);
479 clrsetbits_le32(&denali_phy[774], 0x1 << 8, reg_value);
480
481 /* phy_pad_addr_term tsel 1bit DENALI_PHY_933 offset_17 */
482 reg_value = tsel_wr_en << 17;
483 clrsetbits_le32(&denali_phy[933], 0x1 << 17, reg_value);
484 /*
485 * pad_rst/cke/cs/clk_term tsel 1bits
486 * DENALI_PHY_938/936/940/934 offset_17
487 */
488 clrsetbits_le32(&denali_phy[938], 0x1 << 17, reg_value);
489 clrsetbits_le32(&denali_phy[936], 0x1 << 17, reg_value);
490 clrsetbits_le32(&denali_phy[940], 0x1 << 17, reg_value);
491 clrsetbits_le32(&denali_phy[934], 0x1 << 17, reg_value);
492
493 /* phy_pad_fdbk_term 1bit DENALI_PHY_930 offset_17 */
494 clrsetbits_le32(&denali_phy[930], 0x1 << 17, reg_value);
495
496 phy_io_config(chan, params);
497}
498
499static void pctl_start(struct dram_info *dram, u8 channel)
500{
501 const struct chan_info *chan = &dram->chan[channel];
502 u32 *denali_ctl = chan->pctl->denali_ctl;
503 u32 *denali_phy = chan->publ->denali_phy;
504 u32 *ddrc0_con = get_ddrc0_con(dram, channel);
505 u32 count = 0;
506 u32 byte, tmp;
507
508 writel(0x01000000, &ddrc0_con);
509
510 clrsetbits_le32(&denali_phy[957], 0x3 << 24, 0x2 << 24);
511
512 while (!(readl(&denali_ctl[203]) & (1 << 3))) {
513 if (count > 1000) {
514 printf("%s: Failed to init pctl for channel %d\n",
515 __func__, channel);
516 while (1)
517 ;
518 }
519
520 udelay(1);
521 count++;
522 }
523
524 writel(0x01000100, &ddrc0_con);
525
526 for (byte = 0; byte < 4; byte++) {
527 tmp = 0x820;
528 writel((tmp << 16) | tmp, &denali_phy[53 + (128 * byte)]);
529 writel((tmp << 16) | tmp, &denali_phy[54 + (128 * byte)]);
530 writel((tmp << 16) | tmp, &denali_phy[55 + (128 * byte)]);
531 writel((tmp << 16) | tmp, &denali_phy[56 + (128 * byte)]);
532 writel((tmp << 16) | tmp, &denali_phy[57 + (128 * byte)]);
533
534 clrsetbits_le32(&denali_phy[58 + (128 * byte)], 0xffff, tmp);
535 }
536
537 clrsetbits_le32(&denali_ctl[68], PWRUP_SREFRESH_EXIT,
538 dram->pwrup_srefresh_exit[channel]);
539}
540
Jagan Tekife42d4a2019-07-15 23:58:44 +0530541static int pctl_cfg(struct dram_info *dram, const struct chan_info *chan,
542 u32 channel, const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800543{
544 u32 *denali_ctl = chan->pctl->denali_ctl;
545 u32 *denali_pi = chan->pi->denali_pi;
546 u32 *denali_phy = chan->publ->denali_phy;
Jagan Tekifde7f452019-07-15 23:50:58 +0530547 const u32 *params_ctl = params->pctl_regs.denali_ctl;
548 const u32 *params_phy = params->phy_regs.denali_phy;
Kever Yangfa437432017-02-22 16:56:35 +0800549 u32 tmp, tmp1, tmp2;
Kever Yangfa437432017-02-22 16:56:35 +0800550
551 /*
552 * work around controller bug:
553 * Do not program DRAM_CLASS until NO_PHY_IND_TRAIN_INT is programmed
554 */
555 copy_to_reg(&denali_ctl[1], &params_ctl[1],
556 sizeof(struct rk3399_ddr_pctl_regs) - 4);
557 writel(params_ctl[0], &denali_ctl[0]);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530558
Jagan Tekifde7f452019-07-15 23:50:58 +0530559 copy_to_reg(denali_pi, &params->pi_regs.denali_pi[0],
Kever Yangfa437432017-02-22 16:56:35 +0800560 sizeof(struct rk3399_ddr_pi_regs));
Jagan Teki3eaf5392019-07-15 23:50:57 +0530561
Kever Yangfa437432017-02-22 16:56:35 +0800562 /* rank count need to set for init */
Jagan Tekifde7f452019-07-15 23:50:58 +0530563 set_memory_map(chan, channel, params);
Kever Yangfa437432017-02-22 16:56:35 +0800564
Jagan Tekifde7f452019-07-15 23:50:58 +0530565 writel(params->phy_regs.denali_phy[910], &denali_phy[910]);
566 writel(params->phy_regs.denali_phy[911], &denali_phy[911]);
567 writel(params->phy_regs.denali_phy[912], &denali_phy[912]);
Kever Yangfa437432017-02-22 16:56:35 +0800568
Jagan Tekia0aebe82019-07-15 23:58:45 +0530569 dram->pwrup_srefresh_exit[channel] = readl(&denali_ctl[68]) &
570 PWRUP_SREFRESH_EXIT;
Kever Yangfa437432017-02-22 16:56:35 +0800571 clrbits_le32(&denali_ctl[68], PWRUP_SREFRESH_EXIT);
572
573 /* PHY_DLL_RST_EN */
574 clrsetbits_le32(&denali_phy[957], 0x3 << 24, 1 << 24);
575
576 setbits_le32(&denali_pi[0], START);
577 setbits_le32(&denali_ctl[0], START);
578
Jagan Teki63f4d712019-07-15 23:50:56 +0530579 /* Waiting for phy DLL lock */
Kever Yangfa437432017-02-22 16:56:35 +0800580 while (1) {
581 tmp = readl(&denali_phy[920]);
582 tmp1 = readl(&denali_phy[921]);
583 tmp2 = readl(&denali_phy[922]);
584 if ((((tmp >> 16) & 0x1) == 0x1) &&
585 (((tmp1 >> 16) & 0x1) == 0x1) &&
586 (((tmp1 >> 0) & 0x1) == 0x1) &&
587 (((tmp2 >> 0) & 0x1) == 0x1))
588 break;
589 }
590
591 copy_to_reg(&denali_phy[896], &params_phy[896], (958 - 895) * 4);
592 copy_to_reg(&denali_phy[0], &params_phy[0], (90 - 0 + 1) * 4);
593 copy_to_reg(&denali_phy[128], &params_phy[128], (218 - 128 + 1) * 4);
594 copy_to_reg(&denali_phy[256], &params_phy[256], (346 - 256 + 1) * 4);
595 copy_to_reg(&denali_phy[384], &params_phy[384], (474 - 384 + 1) * 4);
596 copy_to_reg(&denali_phy[512], &params_phy[512], (549 - 512 + 1) * 4);
597 copy_to_reg(&denali_phy[640], &params_phy[640], (677 - 640 + 1) * 4);
598 copy_to_reg(&denali_phy[768], &params_phy[768], (805 - 768 + 1) * 4);
Jagan Tekifde7f452019-07-15 23:50:58 +0530599 set_ds_odt(chan, params);
Kever Yangfa437432017-02-22 16:56:35 +0800600
601 /*
602 * phy_dqs_tsel_wr_timing_X 8bits DENALI_PHY_84/212/340/468 offset_8
603 * dqs_tsel_wr_end[7:4] add Half cycle
604 */
605 tmp = (readl(&denali_phy[84]) >> 8) & 0xff;
606 clrsetbits_le32(&denali_phy[84], 0xff << 8, (tmp + 0x10) << 8);
607 tmp = (readl(&denali_phy[212]) >> 8) & 0xff;
608 clrsetbits_le32(&denali_phy[212], 0xff << 8, (tmp + 0x10) << 8);
609 tmp = (readl(&denali_phy[340]) >> 8) & 0xff;
610 clrsetbits_le32(&denali_phy[340], 0xff << 8, (tmp + 0x10) << 8);
611 tmp = (readl(&denali_phy[468]) >> 8) & 0xff;
612 clrsetbits_le32(&denali_phy[468], 0xff << 8, (tmp + 0x10) << 8);
613
614 /*
615 * phy_dqs_tsel_wr_timing_X 8bits DENALI_PHY_83/211/339/467 offset_8
616 * dq_tsel_wr_end[7:4] add Half cycle
617 */
618 tmp = (readl(&denali_phy[83]) >> 16) & 0xff;
619 clrsetbits_le32(&denali_phy[83], 0xff << 16, (tmp + 0x10) << 16);
620 tmp = (readl(&denali_phy[211]) >> 16) & 0xff;
621 clrsetbits_le32(&denali_phy[211], 0xff << 16, (tmp + 0x10) << 16);
622 tmp = (readl(&denali_phy[339]) >> 16) & 0xff;
623 clrsetbits_le32(&denali_phy[339], 0xff << 16, (tmp + 0x10) << 16);
624 tmp = (readl(&denali_phy[467]) >> 16) & 0xff;
625 clrsetbits_le32(&denali_phy[467], 0xff << 16, (tmp + 0x10) << 16);
626
Kever Yangfa437432017-02-22 16:56:35 +0800627 return 0;
628}
629
630static void select_per_cs_training_index(const struct chan_info *chan,
631 u32 rank)
632{
633 u32 *denali_phy = chan->publ->denali_phy;
634
635 /* PHY_84 PHY_PER_CS_TRAINING_EN_0 1bit offset_16 */
Jagan Teki63f4d712019-07-15 23:50:56 +0530636 if ((readl(&denali_phy[84]) >> 16) & 1) {
Kever Yangfa437432017-02-22 16:56:35 +0800637 /*
638 * PHY_8/136/264/392
639 * phy_per_cs_training_index_X 1bit offset_24
640 */
641 clrsetbits_le32(&denali_phy[8], 0x1 << 24, rank << 24);
642 clrsetbits_le32(&denali_phy[136], 0x1 << 24, rank << 24);
643 clrsetbits_le32(&denali_phy[264], 0x1 << 24, rank << 24);
644 clrsetbits_le32(&denali_phy[392], 0x1 << 24, rank << 24);
645 }
646}
647
648static void override_write_leveling_value(const struct chan_info *chan)
649{
650 u32 *denali_ctl = chan->pctl->denali_ctl;
651 u32 *denali_phy = chan->publ->denali_phy;
652 u32 byte;
653
654 /* PHY_896 PHY_FREQ_SEL_MULTICAST_EN 1bit offset_0 */
655 setbits_le32(&denali_phy[896], 1);
656
657 /*
658 * PHY_8/136/264/392
659 * phy_per_cs_training_multicast_en_X 1bit offset_16
660 */
661 clrsetbits_le32(&denali_phy[8], 0x1 << 16, 1 << 16);
662 clrsetbits_le32(&denali_phy[136], 0x1 << 16, 1 << 16);
663 clrsetbits_le32(&denali_phy[264], 0x1 << 16, 1 << 16);
664 clrsetbits_le32(&denali_phy[392], 0x1 << 16, 1 << 16);
665
666 for (byte = 0; byte < 4; byte++)
667 clrsetbits_le32(&denali_phy[63 + (128 * byte)], 0xffff << 16,
668 0x200 << 16);
669
670 /* PHY_896 PHY_FREQ_SEL_MULTICAST_EN 1bit offset_0 */
671 clrbits_le32(&denali_phy[896], 1);
672
673 /* CTL_200 ctrlupd_req 1bit offset_8 */
674 clrsetbits_le32(&denali_ctl[200], 0x1 << 8, 0x1 << 8);
675}
676
677static int data_training_ca(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530678 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800679{
680 u32 *denali_pi = chan->pi->denali_pi;
681 u32 *denali_phy = chan->publ->denali_phy;
682 u32 i, tmp;
683 u32 obs_0, obs_1, obs_2, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530684 u32 rank = params->ch[channel].cap_info.rank;
Jagan Teki708e9a72019-07-15 23:58:41 +0530685 u32 rank_mask;
Kever Yangfa437432017-02-22 16:56:35 +0800686
Jagan Teki01976ae2019-07-15 23:58:40 +0530687 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
688 writel(0x00003f7c, (&denali_pi[175]));
689
Jagan Teki3dae87d2019-07-16 17:27:09 +0530690 if (params->base.dramtype == LPDDR4)
691 rank_mask = (rank == 1) ? 0x5 : 0xf;
692 else
693 rank_mask = (rank == 1) ? 0x1 : 0x3;
Jagan Teki708e9a72019-07-15 23:58:41 +0530694
695 for (i = 0; i < 4; i++) {
696 if (!(rank_mask & (1 << i)))
697 continue;
698
Kever Yangfa437432017-02-22 16:56:35 +0800699 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530700
Kever Yangfa437432017-02-22 16:56:35 +0800701 /* PI_100 PI_CALVL_EN:RW:8:2 */
702 clrsetbits_le32(&denali_pi[100], 0x3 << 8, 0x2 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530703
Kever Yangfa437432017-02-22 16:56:35 +0800704 /* PI_92 PI_CALVL_REQ:WR:16:1,PI_CALVL_CS:RW:24:2 */
705 clrsetbits_le32(&denali_pi[92],
706 (0x1 << 16) | (0x3 << 24),
707 (0x1 << 16) | (i << 24));
708
709 /* Waiting for training complete */
710 while (1) {
711 /* PI_174 PI_INT_STATUS:RD:8:18 */
712 tmp = readl(&denali_pi[174]) >> 8;
713 /*
714 * check status obs
715 * PHY_532/660/789 phy_adr_calvl_obs1_:0:32
716 */
717 obs_0 = readl(&denali_phy[532]);
718 obs_1 = readl(&denali_phy[660]);
719 obs_2 = readl(&denali_phy[788]);
720 if (((obs_0 >> 30) & 0x3) ||
721 ((obs_1 >> 30) & 0x3) ||
722 ((obs_2 >> 30) & 0x3))
723 obs_err = 1;
724 if ((((tmp >> 11) & 0x1) == 0x1) &&
725 (((tmp >> 13) & 0x1) == 0x1) &&
726 (((tmp >> 5) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530727 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800728 break;
729 else if ((((tmp >> 5) & 0x1) == 0x1) ||
730 (obs_err == 1))
731 return -EIO;
732 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530733
Kever Yangfa437432017-02-22 16:56:35 +0800734 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
735 writel(0x00003f7c, (&denali_pi[175]));
736 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530737
Kever Yangfa437432017-02-22 16:56:35 +0800738 clrbits_le32(&denali_pi[100], 0x3 << 8);
739
740 return 0;
741}
742
743static int data_training_wl(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530744 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800745{
746 u32 *denali_pi = chan->pi->denali_pi;
747 u32 *denali_phy = chan->publ->denali_phy;
748 u32 i, tmp;
749 u32 obs_0, obs_1, obs_2, obs_3, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530750 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800751
Jagan Teki01976ae2019-07-15 23:58:40 +0530752 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
753 writel(0x00003f7c, (&denali_pi[175]));
754
Kever Yangfa437432017-02-22 16:56:35 +0800755 for (i = 0; i < rank; i++) {
756 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530757
Kever Yangfa437432017-02-22 16:56:35 +0800758 /* PI_60 PI_WRLVL_EN:RW:8:2 */
759 clrsetbits_le32(&denali_pi[60], 0x3 << 8, 0x2 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530760
Kever Yangfa437432017-02-22 16:56:35 +0800761 /* PI_59 PI_WRLVL_REQ:WR:8:1,PI_WRLVL_CS:RW:16:2 */
762 clrsetbits_le32(&denali_pi[59],
763 (0x1 << 8) | (0x3 << 16),
764 (0x1 << 8) | (i << 16));
765
766 /* Waiting for training complete */
767 while (1) {
768 /* PI_174 PI_INT_STATUS:RD:8:18 */
769 tmp = readl(&denali_pi[174]) >> 8;
770
771 /*
772 * check status obs, if error maybe can not
773 * get leveling done PHY_40/168/296/424
774 * phy_wrlvl_status_obs_X:0:13
775 */
776 obs_0 = readl(&denali_phy[40]);
777 obs_1 = readl(&denali_phy[168]);
778 obs_2 = readl(&denali_phy[296]);
779 obs_3 = readl(&denali_phy[424]);
780 if (((obs_0 >> 12) & 0x1) ||
781 ((obs_1 >> 12) & 0x1) ||
782 ((obs_2 >> 12) & 0x1) ||
783 ((obs_3 >> 12) & 0x1))
784 obs_err = 1;
785 if ((((tmp >> 10) & 0x1) == 0x1) &&
786 (((tmp >> 13) & 0x1) == 0x1) &&
787 (((tmp >> 4) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530788 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800789 break;
790 else if ((((tmp >> 4) & 0x1) == 0x1) ||
791 (obs_err == 1))
792 return -EIO;
793 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530794
Kever Yangfa437432017-02-22 16:56:35 +0800795 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
796 writel(0x00003f7c, (&denali_pi[175]));
797 }
798
799 override_write_leveling_value(chan);
800 clrbits_le32(&denali_pi[60], 0x3 << 8);
801
802 return 0;
803}
804
805static int data_training_rg(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530806 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800807{
808 u32 *denali_pi = chan->pi->denali_pi;
809 u32 *denali_phy = chan->publ->denali_phy;
810 u32 i, tmp;
811 u32 obs_0, obs_1, obs_2, obs_3, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530812 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800813
Jagan Teki01976ae2019-07-15 23:58:40 +0530814 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
815 writel(0x00003f7c, (&denali_pi[175]));
816
Kever Yangfa437432017-02-22 16:56:35 +0800817 for (i = 0; i < rank; i++) {
818 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530819
Kever Yangfa437432017-02-22 16:56:35 +0800820 /* PI_80 PI_RDLVL_GATE_EN:RW:24:2 */
821 clrsetbits_le32(&denali_pi[80], 0x3 << 24, 0x2 << 24);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530822
Kever Yangfa437432017-02-22 16:56:35 +0800823 /*
824 * PI_74 PI_RDLVL_GATE_REQ:WR:16:1
825 * PI_RDLVL_CS:RW:24:2
826 */
827 clrsetbits_le32(&denali_pi[74],
828 (0x1 << 16) | (0x3 << 24),
829 (0x1 << 16) | (i << 24));
830
831 /* Waiting for training complete */
832 while (1) {
833 /* PI_174 PI_INT_STATUS:RD:8:18 */
834 tmp = readl(&denali_pi[174]) >> 8;
835
836 /*
837 * check status obs
838 * PHY_43/171/299/427
839 * PHY_GTLVL_STATUS_OBS_x:16:8
840 */
841 obs_0 = readl(&denali_phy[43]);
842 obs_1 = readl(&denali_phy[171]);
843 obs_2 = readl(&denali_phy[299]);
844 obs_3 = readl(&denali_phy[427]);
845 if (((obs_0 >> (16 + 6)) & 0x3) ||
846 ((obs_1 >> (16 + 6)) & 0x3) ||
847 ((obs_2 >> (16 + 6)) & 0x3) ||
848 ((obs_3 >> (16 + 6)) & 0x3))
849 obs_err = 1;
850 if ((((tmp >> 9) & 0x1) == 0x1) &&
851 (((tmp >> 13) & 0x1) == 0x1) &&
852 (((tmp >> 3) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530853 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800854 break;
855 else if ((((tmp >> 3) & 0x1) == 0x1) ||
856 (obs_err == 1))
857 return -EIO;
858 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530859
Kever Yangfa437432017-02-22 16:56:35 +0800860 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
861 writel(0x00003f7c, (&denali_pi[175]));
862 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530863
Kever Yangfa437432017-02-22 16:56:35 +0800864 clrbits_le32(&denali_pi[80], 0x3 << 24);
865
866 return 0;
867}
868
869static int data_training_rl(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530870 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800871{
872 u32 *denali_pi = chan->pi->denali_pi;
873 u32 i, tmp;
Jagan Teki355490d2019-07-15 23:51:05 +0530874 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800875
Jagan Teki01976ae2019-07-15 23:58:40 +0530876 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
877 writel(0x00003f7c, (&denali_pi[175]));
878
Kever Yangfa437432017-02-22 16:56:35 +0800879 for (i = 0; i < rank; i++) {
880 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530881
Kever Yangfa437432017-02-22 16:56:35 +0800882 /* PI_80 PI_RDLVL_EN:RW:16:2 */
883 clrsetbits_le32(&denali_pi[80], 0x3 << 16, 0x2 << 16);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530884
Kever Yangfa437432017-02-22 16:56:35 +0800885 /* PI_74 PI_RDLVL_REQ:WR:8:1,PI_RDLVL_CS:RW:24:2 */
886 clrsetbits_le32(&denali_pi[74],
887 (0x1 << 8) | (0x3 << 24),
888 (0x1 << 8) | (i << 24));
889
890 /* Waiting for training complete */
891 while (1) {
892 /* PI_174 PI_INT_STATUS:RD:8:18 */
893 tmp = readl(&denali_pi[174]) >> 8;
894
895 /*
896 * make sure status obs not report error bit
897 * PHY_46/174/302/430
898 * phy_rdlvl_status_obs_X:16:8
899 */
900 if ((((tmp >> 8) & 0x1) == 0x1) &&
901 (((tmp >> 13) & 0x1) == 0x1) &&
902 (((tmp >> 2) & 0x1) == 0x0))
903 break;
904 else if (((tmp >> 2) & 0x1) == 0x1)
905 return -EIO;
906 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530907
Kever Yangfa437432017-02-22 16:56:35 +0800908 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
909 writel(0x00003f7c, (&denali_pi[175]));
910 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530911
Kever Yangfa437432017-02-22 16:56:35 +0800912 clrbits_le32(&denali_pi[80], 0x3 << 16);
913
914 return 0;
915}
916
917static int data_training_wdql(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530918 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800919{
920 u32 *denali_pi = chan->pi->denali_pi;
921 u32 i, tmp;
Jagan Teki355490d2019-07-15 23:51:05 +0530922 u32 rank = params->ch[channel].cap_info.rank;
Jagan Teki21cf3922019-07-15 23:58:42 +0530923 u32 rank_mask;
Kever Yangfa437432017-02-22 16:56:35 +0800924
Jagan Teki01976ae2019-07-15 23:58:40 +0530925 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
926 writel(0x00003f7c, (&denali_pi[175]));
927
Jagan Teki21cf3922019-07-15 23:58:42 +0530928 rank_mask = (rank == 1) ? 0x1 : 0x3;
929
930 for (i = 0; i < 4; i++) {
931 if (!(rank_mask & (1 << i)))
932 continue;
933
Kever Yangfa437432017-02-22 16:56:35 +0800934 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530935
Kever Yangfa437432017-02-22 16:56:35 +0800936 /*
937 * disable PI_WDQLVL_VREF_EN before wdq leveling?
938 * PI_181 PI_WDQLVL_VREF_EN:RW:8:1
939 */
940 clrbits_le32(&denali_pi[181], 0x1 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530941
Kever Yangfa437432017-02-22 16:56:35 +0800942 /* PI_124 PI_WDQLVL_EN:RW:16:2 */
943 clrsetbits_le32(&denali_pi[124], 0x3 << 16, 0x2 << 16);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530944
Kever Yangfa437432017-02-22 16:56:35 +0800945 /* PI_121 PI_WDQLVL_REQ:WR:8:1,PI_WDQLVL_CS:RW:16:2 */
946 clrsetbits_le32(&denali_pi[121],
947 (0x1 << 8) | (0x3 << 16),
948 (0x1 << 8) | (i << 16));
949
950 /* Waiting for training complete */
951 while (1) {
952 /* PI_174 PI_INT_STATUS:RD:8:18 */
953 tmp = readl(&denali_pi[174]) >> 8;
954 if ((((tmp >> 12) & 0x1) == 0x1) &&
955 (((tmp >> 13) & 0x1) == 0x1) &&
956 (((tmp >> 6) & 0x1) == 0x0))
957 break;
958 else if (((tmp >> 6) & 0x1) == 0x1)
959 return -EIO;
960 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530961
Kever Yangfa437432017-02-22 16:56:35 +0800962 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
963 writel(0x00003f7c, (&denali_pi[175]));
964 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530965
Kever Yangfa437432017-02-22 16:56:35 +0800966 clrbits_le32(&denali_pi[124], 0x3 << 16);
967
968 return 0;
969}
970
971static int data_training(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530972 const struct rk3399_sdram_params *params,
Kever Yangfa437432017-02-22 16:56:35 +0800973 u32 training_flag)
974{
975 u32 *denali_phy = chan->publ->denali_phy;
Jagan Teki02fad6f2019-07-15 23:58:39 +0530976 int ret;
Kever Yangfa437432017-02-22 16:56:35 +0800977
978 /* PHY_927 PHY_PAD_DQS_DRIVE RPULL offset_22 */
979 setbits_le32(&denali_phy[927], (1 << 22));
980
981 if (training_flag == PI_FULL_TRAINING) {
Jagan Tekifde7f452019-07-15 23:50:58 +0530982 if (params->base.dramtype == LPDDR4) {
Kever Yangfa437432017-02-22 16:56:35 +0800983 training_flag = PI_CA_TRAINING | PI_WRITE_LEVELING |
984 PI_READ_GATE_TRAINING |
985 PI_READ_LEVELING | PI_WDQ_LEVELING;
Jagan Tekifde7f452019-07-15 23:50:58 +0530986 } else if (params->base.dramtype == LPDDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800987 training_flag = PI_CA_TRAINING | PI_WRITE_LEVELING |
988 PI_READ_GATE_TRAINING;
Jagan Tekifde7f452019-07-15 23:50:58 +0530989 } else if (params->base.dramtype == DDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800990 training_flag = PI_WRITE_LEVELING |
991 PI_READ_GATE_TRAINING |
992 PI_READ_LEVELING;
993 }
994 }
995
996 /* ca training(LPDDR4,LPDDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530997 if ((training_flag & PI_CA_TRAINING) == PI_CA_TRAINING) {
998 ret = data_training_ca(chan, channel, params);
999 if (ret < 0) {
1000 debug("%s: data training ca failed\n", __func__);
1001 return ret;
1002 }
1003 }
Kever Yangfa437432017-02-22 16:56:35 +08001004
1005 /* write leveling(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301006 if ((training_flag & PI_WRITE_LEVELING) == PI_WRITE_LEVELING) {
1007 ret = data_training_wl(chan, channel, params);
1008 if (ret < 0) {
1009 debug("%s: data training wl failed\n", __func__);
1010 return ret;
1011 }
1012 }
Kever Yangfa437432017-02-22 16:56:35 +08001013
1014 /* read gate training(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301015 if ((training_flag & PI_READ_GATE_TRAINING) == PI_READ_GATE_TRAINING) {
1016 ret = data_training_rg(chan, channel, params);
1017 if (ret < 0) {
1018 debug("%s: data training rg failed\n", __func__);
1019 return ret;
1020 }
1021 }
Kever Yangfa437432017-02-22 16:56:35 +08001022
1023 /* read leveling(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301024 if ((training_flag & PI_READ_LEVELING) == PI_READ_LEVELING) {
1025 ret = data_training_rl(chan, channel, params);
1026 if (ret < 0) {
1027 debug("%s: data training rl failed\n", __func__);
1028 return ret;
1029 }
1030 }
Kever Yangfa437432017-02-22 16:56:35 +08001031
1032 /* wdq leveling(LPDDR4 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301033 if ((training_flag & PI_WDQ_LEVELING) == PI_WDQ_LEVELING) {
1034 ret = data_training_wdql(chan, channel, params);
1035 if (ret < 0) {
1036 debug("%s: data training wdql failed\n", __func__);
1037 return ret;
1038 }
1039 }
Kever Yangfa437432017-02-22 16:56:35 +08001040
1041 /* PHY_927 PHY_PAD_DQS_DRIVE RPULL offset_22 */
1042 clrbits_le32(&denali_phy[927], (1 << 22));
1043
1044 return 0;
1045}
1046
1047static void set_ddrconfig(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +05301048 const struct rk3399_sdram_params *params,
Kever Yangfa437432017-02-22 16:56:35 +08001049 unsigned char channel, u32 ddrconfig)
1050{
1051 /* only need to set ddrconfig */
1052 struct rk3399_msch_regs *ddr_msch_regs = chan->msch;
1053 unsigned int cs0_cap = 0;
1054 unsigned int cs1_cap = 0;
1055
Jagan Teki355490d2019-07-15 23:51:05 +05301056 cs0_cap = (1 << (params->ch[channel].cap_info.cs0_row
1057 + params->ch[channel].cap_info.col
1058 + params->ch[channel].cap_info.bk
1059 + params->ch[channel].cap_info.bw - 20));
1060 if (params->ch[channel].cap_info.rank > 1)
1061 cs1_cap = cs0_cap >> (params->ch[channel].cap_info.cs0_row
1062 - params->ch[channel].cap_info.cs1_row);
1063 if (params->ch[channel].cap_info.row_3_4) {
Kever Yangfa437432017-02-22 16:56:35 +08001064 cs0_cap = cs0_cap * 3 / 4;
1065 cs1_cap = cs1_cap * 3 / 4;
1066 }
1067
1068 writel(ddrconfig | (ddrconfig << 8), &ddr_msch_regs->ddrconf);
1069 writel(((cs0_cap / 32) & 0xff) | (((cs1_cap / 32) & 0xff) << 8),
1070 &ddr_msch_regs->ddrsize);
1071}
1072
1073static void dram_all_config(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301074 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001075{
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301076 u32 sys_reg2 = 0;
Jagan Teki01cc1032019-07-16 17:27:01 +05301077 u32 sys_reg3 = 0;
Kever Yangfa437432017-02-22 16:56:35 +08001078 unsigned int channel, idx;
1079
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301080 sys_reg2 |= SYS_REG_ENC_DDRTYPE(params->base.dramtype);
1081 sys_reg2 |= SYS_REG_ENC_NUM_CH(params->base.num_channels);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301082
Kever Yangfa437432017-02-22 16:56:35 +08001083 for (channel = 0, idx = 0;
Jagan Tekifde7f452019-07-15 23:50:58 +05301084 (idx < params->base.num_channels) && (channel < 2);
Kever Yangfa437432017-02-22 16:56:35 +08001085 channel++) {
Jagan Tekifde7f452019-07-15 23:50:58 +05301086 const struct rk3399_sdram_channel *info = &params->ch[channel];
Kever Yangfa437432017-02-22 16:56:35 +08001087 struct rk3399_msch_regs *ddr_msch_regs;
1088 const struct rk3399_msch_timings *noc_timing;
1089
Jagan Teki355490d2019-07-15 23:51:05 +05301090 if (params->ch[channel].cap_info.col == 0)
Kever Yangfa437432017-02-22 16:56:35 +08001091 continue;
1092 idx++;
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301093 sys_reg2 |= SYS_REG_ENC_ROW_3_4(info->cap_info.row_3_4, channel);
1094 sys_reg2 |= SYS_REG_ENC_CHINFO(channel);
1095 sys_reg2 |= SYS_REG_ENC_RANK(info->cap_info.rank, channel);
1096 sys_reg2 |= SYS_REG_ENC_COL(info->cap_info.col, channel);
1097 sys_reg2 |= SYS_REG_ENC_BK(info->cap_info.bk, channel);
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301098 sys_reg2 |= SYS_REG_ENC_BW(info->cap_info.bw, channel);
1099 sys_reg2 |= SYS_REG_ENC_DBW(info->cap_info.dbw, channel);
Jagan Teki01cc1032019-07-16 17:27:01 +05301100 SYS_REG_ENC_CS0_ROW(info->cap_info.cs0_row, sys_reg2, sys_reg3, channel);
1101 if (info->cap_info.cs1_row)
1102 SYS_REG_ENC_CS1_ROW(info->cap_info.cs1_row, sys_reg2,
1103 sys_reg3, channel);
1104 sys_reg3 |= SYS_REG_ENC_CS1_COL(info->cap_info.col, channel);
Jagan Tekib713e022019-07-16 17:27:04 +05301105 sys_reg3 |= SYS_REG_ENC_VERSION(DDR_SYS_REG_VERSION);
Kever Yangfa437432017-02-22 16:56:35 +08001106
1107 ddr_msch_regs = dram->chan[channel].msch;
Jagan Tekifde7f452019-07-15 23:50:58 +05301108 noc_timing = &params->ch[channel].noc_timings;
Kever Yangfa437432017-02-22 16:56:35 +08001109 writel(noc_timing->ddrtiminga0,
1110 &ddr_msch_regs->ddrtiminga0);
1111 writel(noc_timing->ddrtimingb0,
1112 &ddr_msch_regs->ddrtimingb0);
Jagan Tekied77ce72019-07-16 17:27:05 +05301113 writel(noc_timing->ddrtimingc0.d32,
Kever Yangfa437432017-02-22 16:56:35 +08001114 &ddr_msch_regs->ddrtimingc0);
1115 writel(noc_timing->devtodev0,
1116 &ddr_msch_regs->devtodev0);
Jagan Tekia7355502019-07-16 17:27:06 +05301117 writel(noc_timing->ddrmode.d32,
Kever Yangfa437432017-02-22 16:56:35 +08001118 &ddr_msch_regs->ddrmode);
1119
1120 /* rank 1 memory clock disable (dfi_dram_clk_disable = 1) */
Jagan Teki355490d2019-07-15 23:51:05 +05301121 if (params->ch[channel].cap_info.rank == 1)
Kever Yangfa437432017-02-22 16:56:35 +08001122 setbits_le32(&dram->chan[channel].pctl->denali_ctl[276],
1123 1 << 17);
1124 }
1125
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301126 writel(sys_reg2, &dram->pmugrf->os_reg2);
Jagan Teki01cc1032019-07-16 17:27:01 +05301127 writel(sys_reg3, &dram->pmugrf->os_reg3);
Kever Yangfa437432017-02-22 16:56:35 +08001128 rk_clrsetreg(&dram->pmusgrf->soc_con4, 0x1f << 10,
Jagan Tekifde7f452019-07-15 23:50:58 +05301129 params->base.stride << 10);
Kever Yangfa437432017-02-22 16:56:35 +08001130
1131 /* reboot hold register set */
1132 writel(PRESET_SGRF_HOLD(0) | PRESET_GPIO0_HOLD(1) |
1133 PRESET_GPIO1_HOLD(1),
1134 &dram->pmucru->pmucru_rstnhold_con[1]);
1135 clrsetbits_le32(&dram->cru->glb_rst_con, 0x3, 0x3);
1136}
1137
1138static int switch_to_phy_index1(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301139 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001140{
1141 u32 channel;
1142 u32 *denali_phy;
Jagan Tekifde7f452019-07-15 23:50:58 +05301143 u32 ch_count = params->base.num_channels;
Kever Yangfa437432017-02-22 16:56:35 +08001144 int ret;
1145 int i = 0;
1146
1147 writel(RK_CLRSETBITS(0x03 << 4 | 1 << 2 | 1,
1148 1 << 4 | 1 << 2 | 1),
1149 &dram->cic->cic_ctrl0);
1150 while (!(readl(&dram->cic->cic_status0) & (1 << 2))) {
1151 mdelay(10);
1152 i++;
1153 if (i > 10) {
1154 debug("index1 frequency change overtime\n");
1155 return -ETIME;
1156 }
1157 }
1158
1159 i = 0;
1160 writel(RK_CLRSETBITS(1 << 1, 1 << 1), &dram->cic->cic_ctrl0);
1161 while (!(readl(&dram->cic->cic_status0) & (1 << 0))) {
1162 mdelay(10);
Heinrich Schuchardt2ebc80e2018-03-18 12:10:55 +01001163 i++;
Kever Yangfa437432017-02-22 16:56:35 +08001164 if (i > 10) {
1165 debug("index1 frequency done overtime\n");
1166 return -ETIME;
1167 }
1168 }
1169
1170 for (channel = 0; channel < ch_count; channel++) {
1171 denali_phy = dram->chan[channel].publ->denali_phy;
1172 clrsetbits_le32(&denali_phy[896], (0x3 << 8) | 1, 1 << 8);
1173 ret = data_training(&dram->chan[channel], channel,
Jagan Tekifde7f452019-07-15 23:50:58 +05301174 params, PI_FULL_TRAINING);
Jagan Teki02fad6f2019-07-15 23:58:39 +05301175 if (ret < 0) {
Kever Yangfa437432017-02-22 16:56:35 +08001176 debug("index1 training failed\n");
1177 return ret;
1178 }
1179 }
1180
1181 return 0;
1182}
1183
Jagan Teki4b097192019-07-15 23:58:52 +05301184static unsigned char calculate_stride(struct rk3399_sdram_params *params)
1185{
1186 unsigned int stride = params->base.stride;
1187 unsigned int channel, chinfo = 0;
1188 unsigned int ch_cap[2] = {0, 0};
1189 u64 cap;
1190
1191 for (channel = 0; channel < 2; channel++) {
1192 unsigned int cs0_cap = 0;
1193 unsigned int cs1_cap = 0;
1194 struct sdram_cap_info *cap_info = &params->ch[channel].cap_info;
1195
1196 if (cap_info->col == 0)
1197 continue;
1198
1199 cs0_cap = (1 << (cap_info->cs0_row + cap_info->col +
1200 cap_info->bk + cap_info->bw - 20));
1201 if (cap_info->rank > 1)
1202 cs1_cap = cs0_cap >> (cap_info->cs0_row
1203 - cap_info->cs1_row);
1204 if (cap_info->row_3_4) {
1205 cs0_cap = cs0_cap * 3 / 4;
1206 cs1_cap = cs1_cap * 3 / 4;
1207 }
1208 ch_cap[channel] = cs0_cap + cs1_cap;
1209 chinfo |= 1 << channel;
1210 }
1211
Jagan Teki1ff52832019-07-15 23:58:53 +05301212 /* stride calculation for 1 channel */
1213 if (params->base.num_channels == 1 && chinfo & 1)
1214 return 0x17; /* channel a */
1215
Jagan Teki4b097192019-07-15 23:58:52 +05301216 /* stride calculation for 2 channels, default gstride type is 256B */
1217 if (ch_cap[0] == ch_cap[1]) {
1218 cap = ch_cap[0] + ch_cap[1];
1219 switch (cap) {
1220 /* 512MB */
1221 case 512:
1222 stride = 0;
1223 break;
1224 /* 1GB */
1225 case 1024:
1226 stride = 0x5;
1227 break;
1228 /*
1229 * 768MB + 768MB same as total 2GB memory
1230 * useful space: 0-768MB 1GB-1792MB
1231 */
1232 case 1536:
1233 /* 2GB */
1234 case 2048:
1235 stride = 0x9;
1236 break;
1237 /* 1536MB + 1536MB */
1238 case 3072:
1239 stride = 0x11;
1240 break;
1241 /* 4GB */
1242 case 4096:
1243 stride = 0xD;
1244 break;
1245 default:
1246 printf("%s: Unable to calculate stride for ", __func__);
1247 print_size((cap * (1 << 20)), " capacity\n");
1248 break;
1249 }
1250 }
1251
Jagan Tekia9191b82019-07-15 23:58:55 +05301252 sdram_print_stride(stride);
1253
Jagan Teki4b097192019-07-15 23:58:52 +05301254 return stride;
1255}
1256
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301257static void clear_channel_params(struct rk3399_sdram_params *params, u8 channel)
1258{
1259 params->ch[channel].cap_info.rank = 0;
1260 params->ch[channel].cap_info.col = 0;
1261 params->ch[channel].cap_info.bk = 0;
1262 params->ch[channel].cap_info.bw = 32;
1263 params->ch[channel].cap_info.dbw = 32;
1264 params->ch[channel].cap_info.row_3_4 = 0;
1265 params->ch[channel].cap_info.cs0_row = 0;
1266 params->ch[channel].cap_info.cs1_row = 0;
1267 params->ch[channel].cap_info.ddrconfig = 0;
1268}
1269
1270static int pctl_init(struct dram_info *dram, struct rk3399_sdram_params *params)
1271{
1272 int channel;
1273 int ret;
1274
1275 for (channel = 0; channel < 2; channel++) {
1276 const struct chan_info *chan = &dram->chan[channel];
1277 struct rk3399_cru *cru = dram->cru;
1278 struct rk3399_ddr_publ_regs *publ = chan->publ;
1279
1280 phy_pctrl_reset(cru, channel);
1281 phy_dll_bypass_set(publ, params->base.ddr_freq);
1282
1283 ret = pctl_cfg(dram, chan, channel, params);
1284 if (ret < 0) {
1285 printf("%s: pctl config failed\n", __func__);
1286 return ret;
1287 }
1288
1289 /* start to trigger initialization */
1290 pctl_start(dram, channel);
1291 }
1292
1293 return 0;
1294}
1295
Kever Yangfa437432017-02-22 16:56:35 +08001296static int sdram_init(struct dram_info *dram,
Jagan Teki4b097192019-07-15 23:58:52 +05301297 struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001298{
Jagan Tekifde7f452019-07-15 23:50:58 +05301299 unsigned char dramtype = params->base.dramtype;
1300 unsigned int ddr_freq = params->base.ddr_freq;
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301301 u32 training_flag = PI_READ_GATE_TRAINING;
1302 int channel, ch, rank;
Jagan Tekid4b4bb42019-07-15 23:50:59 +05301303 int ret;
Kever Yangfa437432017-02-22 16:56:35 +08001304
1305 debug("Starting SDRAM initialization...\n");
1306
Philipp Tomsichfcb21582017-05-31 18:16:35 +02001307 if ((dramtype == DDR3 && ddr_freq > 933) ||
Kever Yangfa437432017-02-22 16:56:35 +08001308 (dramtype == LPDDR3 && ddr_freq > 933) ||
1309 (dramtype == LPDDR4 && ddr_freq > 800)) {
1310 debug("SDRAM frequency is to high!");
1311 return -E2BIG;
1312 }
1313
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301314 for (ch = 0; ch < 2; ch++) {
1315 params->ch[ch].cap_info.rank = 2;
1316 for (rank = 2; rank != 0; rank--) {
1317 ret = pctl_init(dram, params);
1318 if (ret < 0) {
1319 printf("%s: pctl init failed\n", __func__);
1320 return ret;
1321 }
1322
1323 /* LPDDR2/LPDDR3 need to wait DAI complete, max 10us */
1324 if (dramtype == LPDDR3)
1325 udelay(10);
1326
1327 params->ch[ch].cap_info.rank = rank;
1328
1329 /*
1330 * LPDDR3 CA training msut be trigger before
1331 * other training.
1332 * DDR3 is not have CA training.
1333 */
1334 if (params->base.dramtype == LPDDR3)
1335 training_flag |= PI_CA_TRAINING;
1336
1337 if (!(data_training(&dram->chan[ch], ch,
1338 params, training_flag)))
1339 break;
1340 }
1341 /* Computed rank with associated channel number */
1342 params->ch[ch].cap_info.rank = rank;
1343 }
1344
1345 params->base.num_channels = 0;
Kever Yangfa437432017-02-22 16:56:35 +08001346 for (channel = 0; channel < 2; channel++) {
1347 const struct chan_info *chan = &dram->chan[channel];
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301348 struct sdram_cap_info *cap_info = &params->ch[channel].cap_info;
1349 u8 training_flag = PI_FULL_TRAINING;
Kever Yangfa437432017-02-22 16:56:35 +08001350
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301351 if (cap_info->rank == 0) {
1352 clear_channel_params(params, channel);
Kever Yangfa437432017-02-22 16:56:35 +08001353 continue;
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301354 } else {
1355 params->base.num_channels++;
Kever Yangfa437432017-02-22 16:56:35 +08001356 }
1357
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301358 debug("Channel ");
1359 debug(channel ? "1: " : "0: ");
Jagan Tekia0aebe82019-07-15 23:58:45 +05301360
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301361 /* LPDDR3 should have write and read gate training */
1362 if (params->base.dramtype == LPDDR3)
1363 training_flag = PI_WRITE_LEVELING |
1364 PI_READ_GATE_TRAINING;
Kever Yangfa437432017-02-22 16:56:35 +08001365
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301366 if (params->base.dramtype != LPDDR4) {
1367 ret = data_training(dram, channel, params,
1368 training_flag);
1369 if (!ret) {
1370 debug("%s: data train failed for channel %d\n",
1371 __func__, ret);
1372 continue;
1373 }
Kever Yangfa437432017-02-22 16:56:35 +08001374 }
1375
Jagan Tekia9191b82019-07-15 23:58:55 +05301376 sdram_print_ddr_info(cap_info, &params->base);
1377
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301378 set_ddrconfig(chan, params, channel, cap_info->ddrconfig);
1379 }
1380
1381 if (params->base.num_channels == 0) {
1382 printf("%s: ", __func__);
Jagan Tekia9191b82019-07-15 23:58:55 +05301383 sdram_print_dram_type(params->base.dramtype);
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301384 printf(" - %dMHz failed!\n", params->base.ddr_freq);
1385 return -EINVAL;
Kever Yangfa437432017-02-22 16:56:35 +08001386 }
Jagan Teki4b097192019-07-15 23:58:52 +05301387
1388 params->base.stride = calculate_stride(params);
Jagan Tekifde7f452019-07-15 23:50:58 +05301389 dram_all_config(dram, params);
1390 switch_to_phy_index1(dram, params);
Kever Yangfa437432017-02-22 16:56:35 +08001391
1392 debug("Finish SDRAM initialization...\n");
1393 return 0;
1394}
1395
1396static int rk3399_dmc_ofdata_to_platdata(struct udevice *dev)
1397{
1398#if !CONFIG_IS_ENABLED(OF_PLATDATA)
1399 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
Kever Yangfa437432017-02-22 16:56:35 +08001400 int ret;
1401
Philipp Tomsich8f1034e2017-06-07 18:46:03 +02001402 ret = dev_read_u32_array(dev, "rockchip,sdram-params",
1403 (u32 *)&plat->sdram_params,
1404 sizeof(plat->sdram_params) / sizeof(u32));
Kever Yangfa437432017-02-22 16:56:35 +08001405 if (ret) {
1406 printf("%s: Cannot read rockchip,sdram-params %d\n",
1407 __func__, ret);
1408 return ret;
1409 }
Masahiro Yamadad3581232018-04-19 12:14:03 +09001410 ret = regmap_init_mem(dev_ofnode(dev), &plat->map);
Kever Yangfa437432017-02-22 16:56:35 +08001411 if (ret)
1412 printf("%s: regmap failed %d\n", __func__, ret);
1413
1414#endif
1415 return 0;
1416}
1417
1418#if CONFIG_IS_ENABLED(OF_PLATDATA)
1419static int conv_of_platdata(struct udevice *dev)
1420{
1421 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
1422 struct dtd_rockchip_rk3399_dmc *dtplat = &plat->dtplat;
1423 int ret;
1424
1425 ret = regmap_init_mem_platdata(dev, dtplat->reg,
Jagan Teki63f4d712019-07-15 23:50:56 +05301426 ARRAY_SIZE(dtplat->reg) / 2,
1427 &plat->map);
Kever Yangfa437432017-02-22 16:56:35 +08001428 if (ret)
1429 return ret;
1430
1431 return 0;
1432}
1433#endif
1434
1435static int rk3399_dmc_init(struct udevice *dev)
1436{
1437 struct dram_info *priv = dev_get_priv(dev);
1438 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
1439 int ret;
1440#if !CONFIG_IS_ENABLED(OF_PLATDATA)
1441 struct rk3399_sdram_params *params = &plat->sdram_params;
1442#else
1443 struct dtd_rockchip_rk3399_dmc *dtplat = &plat->dtplat;
1444 struct rk3399_sdram_params *params =
1445 (void *)dtplat->rockchip_sdram_params;
1446
1447 ret = conv_of_platdata(dev);
1448 if (ret)
1449 return ret;
1450#endif
1451
1452 priv->cic = syscon_get_first_range(ROCKCHIP_SYSCON_CIC);
Jagan Tekia0aebe82019-07-15 23:58:45 +05301453 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
Kever Yangfa437432017-02-22 16:56:35 +08001454 priv->pmugrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUGRF);
1455 priv->pmusgrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUSGRF);
1456 priv->pmucru = rockchip_get_pmucru();
1457 priv->cru = rockchip_get_cru();
1458 priv->chan[0].pctl = regmap_get_range(plat->map, 0);
1459 priv->chan[0].pi = regmap_get_range(plat->map, 1);
1460 priv->chan[0].publ = regmap_get_range(plat->map, 2);
1461 priv->chan[0].msch = regmap_get_range(plat->map, 3);
1462 priv->chan[1].pctl = regmap_get_range(plat->map, 4);
1463 priv->chan[1].pi = regmap_get_range(plat->map, 5);
1464 priv->chan[1].publ = regmap_get_range(plat->map, 6);
1465 priv->chan[1].msch = regmap_get_range(plat->map, 7);
1466
1467 debug("con reg %p %p %p %p %p %p %p %p\n",
1468 priv->chan[0].pctl, priv->chan[0].pi,
1469 priv->chan[0].publ, priv->chan[0].msch,
1470 priv->chan[1].pctl, priv->chan[1].pi,
1471 priv->chan[1].publ, priv->chan[1].msch);
1472 debug("cru %p, cic %p, grf %p, sgrf %p, pmucru %p\n", priv->cru,
1473 priv->cic, priv->pmugrf, priv->pmusgrf, priv->pmucru);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301474
Kever Yangfa437432017-02-22 16:56:35 +08001475#if CONFIG_IS_ENABLED(OF_PLATDATA)
1476 ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->ddr_clk);
1477#else
1478 ret = clk_get_by_index(dev, 0, &priv->ddr_clk);
1479#endif
1480 if (ret) {
1481 printf("%s clk get failed %d\n", __func__, ret);
1482 return ret;
1483 }
Jagan Teki3eaf5392019-07-15 23:50:57 +05301484
Kever Yangfa437432017-02-22 16:56:35 +08001485 ret = clk_set_rate(&priv->ddr_clk, params->base.ddr_freq * MHz);
1486 if (ret < 0) {
1487 printf("%s clk set failed %d\n", __func__, ret);
1488 return ret;
1489 }
Jagan Teki3eaf5392019-07-15 23:50:57 +05301490
Kever Yangfa437432017-02-22 16:56:35 +08001491 ret = sdram_init(priv, params);
1492 if (ret < 0) {
Jagan Teki3eaf5392019-07-15 23:50:57 +05301493 printf("%s DRAM init failed %d\n", __func__, ret);
Kever Yangfa437432017-02-22 16:56:35 +08001494 return ret;
1495 }
1496
1497 return 0;
1498}
1499#endif
1500
Kever Yangfa437432017-02-22 16:56:35 +08001501static int rk3399_dmc_probe(struct udevice *dev)
1502{
Kever Yang82763342019-04-01 17:20:53 +08001503#if defined(CONFIG_TPL_BUILD) || \
1504 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001505 if (rk3399_dmc_init(dev))
1506 return 0;
1507#else
1508 struct dram_info *priv = dev_get_priv(dev);
1509
1510 priv->pmugrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUGRF);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301511 debug("%s: pmugrf = %p\n", __func__, priv->pmugrf);
Kever Yang7805cdf2017-06-23 16:11:06 +08001512 priv->info.base = CONFIG_SYS_SDRAM_BASE;
Jagan Teki63f4d712019-07-15 23:50:56 +05301513 priv->info.size =
1514 rockchip_sdram_size((phys_addr_t)&priv->pmugrf->os_reg2);
Kever Yangfa437432017-02-22 16:56:35 +08001515#endif
1516 return 0;
1517}
1518
1519static int rk3399_dmc_get_info(struct udevice *dev, struct ram_info *info)
1520{
1521 struct dram_info *priv = dev_get_priv(dev);
1522
Kever Yang76e16932017-04-19 16:01:14 +08001523 *info = priv->info;
Kever Yangfa437432017-02-22 16:56:35 +08001524
1525 return 0;
1526}
1527
1528static struct ram_ops rk3399_dmc_ops = {
1529 .get_info = rk3399_dmc_get_info,
1530};
1531
Kever Yangfa437432017-02-22 16:56:35 +08001532static const struct udevice_id rk3399_dmc_ids[] = {
1533 { .compatible = "rockchip,rk3399-dmc" },
1534 { }
1535};
1536
1537U_BOOT_DRIVER(dmc_rk3399) = {
1538 .name = "rockchip_rk3399_dmc",
1539 .id = UCLASS_RAM,
1540 .of_match = rk3399_dmc_ids,
1541 .ops = &rk3399_dmc_ops,
Kever Yang82763342019-04-01 17:20:53 +08001542#if defined(CONFIG_TPL_BUILD) || \
1543 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001544 .ofdata_to_platdata = rk3399_dmc_ofdata_to_platdata,
1545#endif
1546 .probe = rk3399_dmc_probe,
Kever Yangfa437432017-02-22 16:56:35 +08001547 .priv_auto_alloc_size = sizeof(struct dram_info),
Kever Yang82763342019-04-01 17:20:53 +08001548#if defined(CONFIG_TPL_BUILD) || \
1549 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001550 .platdata_auto_alloc_size = sizeof(struct rockchip_dmc_plat),
1551#endif
1552};