blob: 3ea34bc7eb669a2425894d537940f82a8cc71490 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 *
6 * (C) Copyright 2007-2011
7 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8 * Tom Cubie <tangliang@allwinnertech.com>
9 *
10 * Some board init for the Allwinner A10-evb board.
Ian Campbellcba69ee2014-05-05 11:52:26 +010011 */
12
13#include <common.h>
Jagan Teki237050f2018-05-07 13:03:36 +053014#include <dm.h>
Simon Glassc7694dd2019-08-01 09:46:46 -060015#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070016#include <hang.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060017#include <image.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070018#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060019#include <log.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020020#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020021#include <axp_pmic.h>
Jagan Teki237050f2018-05-07 13:03:36 +053022#include <generic-phy.h>
23#include <phy-sun4i-usb.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010024#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020025#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020026#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010027#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010028#include <asm/arch/gpio.h>
29#include <asm/arch/mmc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020030#include <asm/arch/spl.h>
Simon Glassc05ed002020-05-10 11:40:11 -060031#include <linux/delay.h>
Simon Glass3db71102019-11-14 12:57:16 -070032#include <u-boot/crc.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020033#ifndef CONFIG_ARM64
34#include <asm/armv7.h>
35#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020036#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020037#include <asm/io.h>
Philipp Tomsicha740ee92018-11-25 19:22:18 +010038#include <u-boot/crc.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060039#include <env_internal.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090040#include <linux/libfdt.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020041#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020042#include <net.h>
Maxime Ripardf4c35232017-08-23 10:08:29 +020043#include <spl.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010044#include <sy8106a.h>
Simon Glass5d982852017-05-17 08:23:00 -060045#include <asm/setup.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010046
Hans de Goede55410082015-02-16 17:23:25 +010047#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
48/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
49int soft_i2c_gpio_sda;
50int soft_i2c_gpio_scl;
Hans de Goede4f7e01c2015-04-23 23:23:50 +020051
52static int soft_i2c_board_init(void)
53{
54 int ret;
55
56 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
57 if (soft_i2c_gpio_sda < 0) {
58 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
59 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
60 return soft_i2c_gpio_sda;
61 }
62 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
63 if (ret) {
64 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
65 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
66 return ret;
67 }
68
69 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
70 if (soft_i2c_gpio_scl < 0) {
71 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
72 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
73 return soft_i2c_gpio_scl;
74 }
75 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
76 if (ret) {
77 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
78 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
79 return ret;
80 }
81
82 return 0;
83}
84#else
85static int soft_i2c_board_init(void) { return 0; }
Hans de Goede55410082015-02-16 17:23:25 +010086#endif
87
Ian Campbellcba69ee2014-05-05 11:52:26 +010088DECLARE_GLOBAL_DATA_PTR;
89
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020090void i2c_init_board(void)
91{
92#ifdef CONFIG_I2C0_ENABLE
93#if defined(CONFIG_MACH_SUN4I) || \
94 defined(CONFIG_MACH_SUN5I) || \
95 defined(CONFIG_MACH_SUN7I) || \
96 defined(CONFIG_MACH_SUN8I_R40)
97 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
98 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
99 clock_twi_onoff(0, 1);
100#elif defined(CONFIG_MACH_SUN6I)
101 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
102 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
103 clock_twi_onoff(0, 1);
104#elif defined(CONFIG_MACH_SUN8I)
105 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
106 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
107 clock_twi_onoff(0, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200108#elif defined(CONFIG_MACH_SUN50I)
109 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_GPH_TWI0);
110 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_GPH_TWI0);
111 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200112#endif
113#endif
114
115#ifdef CONFIG_I2C1_ENABLE
116#if defined(CONFIG_MACH_SUN4I) || \
117 defined(CONFIG_MACH_SUN7I) || \
118 defined(CONFIG_MACH_SUN8I_R40)
119 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
120 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
121 clock_twi_onoff(1, 1);
122#elif defined(CONFIG_MACH_SUN5I)
123 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
124 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
125 clock_twi_onoff(1, 1);
126#elif defined(CONFIG_MACH_SUN6I)
127 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
128 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
129 clock_twi_onoff(1, 1);
130#elif defined(CONFIG_MACH_SUN8I)
131 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
132 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
133 clock_twi_onoff(1, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200134#elif defined(CONFIG_MACH_SUN50I)
135 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN50I_GPH_TWI1);
136 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN50I_GPH_TWI1);
137 clock_twi_onoff(1, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200138#endif
139#endif
140
141#ifdef CONFIG_I2C2_ENABLE
142#if defined(CONFIG_MACH_SUN4I) || \
143 defined(CONFIG_MACH_SUN7I) || \
144 defined(CONFIG_MACH_SUN8I_R40)
145 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
146 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
147 clock_twi_onoff(2, 1);
148#elif defined(CONFIG_MACH_SUN5I)
149 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
150 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
151 clock_twi_onoff(2, 1);
152#elif defined(CONFIG_MACH_SUN6I)
153 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
154 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
155 clock_twi_onoff(2, 1);
156#elif defined(CONFIG_MACH_SUN8I)
157 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
158 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
159 clock_twi_onoff(2, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200160#elif defined(CONFIG_MACH_SUN50I)
161 sunxi_gpio_set_cfgpin(SUNXI_GPE(14), SUN50I_GPE_TWI2);
162 sunxi_gpio_set_cfgpin(SUNXI_GPE(15), SUN50I_GPE_TWI2);
163 clock_twi_onoff(2, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200164#endif
165#endif
166
167#ifdef CONFIG_I2C3_ENABLE
168#if defined(CONFIG_MACH_SUN6I)
169 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
170 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
171 clock_twi_onoff(3, 1);
172#elif defined(CONFIG_MACH_SUN7I) || \
173 defined(CONFIG_MACH_SUN8I_R40)
174 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
175 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
176 clock_twi_onoff(3, 1);
177#endif
178#endif
179
180#ifdef CONFIG_I2C4_ENABLE
181#if defined(CONFIG_MACH_SUN7I) || \
182 defined(CONFIG_MACH_SUN8I_R40)
183 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
184 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
185 clock_twi_onoff(4, 1);
186#endif
187#endif
188
189#ifdef CONFIG_R_I2C_ENABLE
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800190#ifdef CONFIG_MACH_SUN50I
191 clock_twi_onoff(5, 1);
192 sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI);
193 sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI);
194#else
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200195 clock_twi_onoff(5, 1);
196 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
197 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
198#endif
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800199#endif
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200200}
201
Maxime Ripardb39117c2018-01-23 21:17:03 +0100202#if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
203enum env_location env_get_location(enum env_operation op, int prio)
204{
205 switch (prio) {
206 case 0:
207 return ENVL_FAT;
208
209 case 1:
210 return ENVL_MMC;
211
212 default:
213 return ENVL_UNKNOWN;
214 }
215}
216#endif
217
Andre Przywaraa7ae1592019-01-29 15:54:14 +0000218#ifdef CONFIG_DM_MMC
219static void mmc_pinmux_setup(int sdc);
220#endif
221
Ian Campbellcba69ee2014-05-05 11:52:26 +0100222/* add board specific code here */
223int board_init(void)
224{
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200225 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100226
227 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
228
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200229#ifndef CONFIG_ARM64
Ian Campbellcba69ee2014-05-05 11:52:26 +0100230 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
231 debug("id_pfr1: 0x%08x\n", id_pfr1);
232 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200233 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
234 uint32_t freq;
235
Ian Campbellcba69ee2014-05-05 11:52:26 +0100236 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200237
238 /*
239 * CNTFRQ is a secure register, so we will crash if we try to
240 * write this from the non-secure world (read is OK, though).
241 * In case some bootcode has already set the correct value,
242 * we avoid the risk of writing to it.
243 */
244 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywarae4916e82017-02-16 01:20:19 +0000245 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200246 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywarae4916e82017-02-16 01:20:19 +0000247 freq, COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200248#ifdef CONFIG_NON_SECURE
249 printf("arch timer frequency is wrong, but cannot adjust it\n");
250#else
251 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywarae4916e82017-02-16 01:20:19 +0000252 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200253#endif
254 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100255 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200256#endif /* !CONFIG_ARM64 */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100257
Hans de Goede2fcf0332015-04-25 17:25:14 +0200258 ret = axp_gpio_init();
259 if (ret)
260 return ret;
261
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100262#ifdef CONFIG_SATAPWR
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200263 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
264 gpio_request(satapwr_pin, "satapwr");
265 gpio_direction_output(satapwr_pin, 1);
Werner Böllmann8e2c2d42017-11-10 19:14:20 +0530266 /* Give attached sata device time to power-up to avoid link timeouts */
267 mdelay(500);
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100268#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100269#ifdef CONFIG_MACPWR
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200270 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
271 gpio_request(macpwr_pin, "macpwr");
272 gpio_direction_output(macpwr_pin, 1);
Hans de Goedefc8991c2016-03-17 13:53:03 +0100273#endif
274
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200275#ifdef CONFIG_DM_I2C
276 /*
277 * Temporary workaround for enabling I2C clocks until proper sunxi DM
278 * clk, reset and pinctrl drivers land.
279 */
280 i2c_init_board();
281#endif
282
Andre Przywaraa7ae1592019-01-29 15:54:14 +0000283#ifdef CONFIG_DM_MMC
284 /*
285 * Temporary workaround for enabling MMC clocks until a sunxi DM
286 * pinctrl driver lands.
287 */
288 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
289#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
290 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
291#endif
292#endif /* CONFIG_DM_MMC */
293
Hans de Goede4f7e01c2015-04-23 23:23:50 +0200294 /* Uses dm gpio code so do this here and not in i2c_init_board() */
295 return soft_i2c_board_init();
Ian Campbellcba69ee2014-05-05 11:52:26 +0100296}
297
Andre Przywaracff5c132018-10-25 17:23:04 +0800298/*
299 * On older SoCs the SPL is actually at address zero, so using NULL as
300 * an error value does not work.
301 */
302#define INVALID_SPL_HEADER ((void *)~0UL)
303
304static struct boot_file_head * get_spl_header(uint8_t req_version)
305{
306 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
307 uint8_t spl_header_version = spl->spl_signature[3];
308
309 /* Is there really the SPL header (still) there? */
310 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
311 return INVALID_SPL_HEADER;
312
313 if (spl_header_version < req_version) {
314 printf("sunxi SPL version mismatch: expected %u, got %u\n",
315 req_version, spl_header_version);
316 return INVALID_SPL_HEADER;
317 }
318
319 return spl;
320}
321
Samuel Holland467b7e52020-10-24 10:21:50 -0500322#ifdef CONFIG_SPL_LOAD_FIT
323static const char *get_spl_dt_name(void)
324{
325 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
326
327 /* Check if there is a DT name stored in the SPL header. */
328 if (spl != INVALID_SPL_HEADER && spl->dt_name_offset)
329 return (char *)spl + spl->dt_name_offset;
330
331 return NULL;
332}
333#endif
334
Ian Campbellcba69ee2014-05-05 11:52:26 +0100335int dram_init(void)
336{
Andre Przywara57766102018-10-25 17:23:07 +0800337 struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
338
339 if (spl == INVALID_SPL_HEADER)
340 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
341 PHYS_SDRAM_0_SIZE);
342 else
343 gd->ram_size = (phys_addr_t)spl->dram_size << 20;
344
345 if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
346 gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100347
348 return 0;
349}
350
Boris Brezillon4ccae812016-06-15 21:09:23 +0200351#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200352static void nand_pinmux_setup(void)
353{
354 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200355
356 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200357 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
358
Hans de Goede022a99d2015-08-15 13:17:49 +0200359#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
360 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200361 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200362#endif
363 /* sun4i / sun7i do have a PC23, but it is not used for nand,
364 * only sun7i has a PC24 */
365#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200366 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200367#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200368}
369
370static void nand_clock_setup(void)
371{
372 struct sunxi_ccm_reg *const ccm =
373 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200374
Karol Gugalaad008292015-07-23 14:33:01 +0200375 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalba1c98b2018-02-28 20:51:53 +0100376#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
377 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
378 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
379#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200380 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
381}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200382
383void board_nand_init(void)
384{
385 nand_pinmux_setup();
386 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200387#ifndef CONFIG_SPL_BUILD
388 sunxi_nand_init();
389#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200390}
Karol Gugalaad008292015-07-23 14:33:01 +0200391#endif
392
Masahiro Yamada4aa2ba32017-05-09 20:31:39 +0900393#ifdef CONFIG_MMC
Ian Campbelle24ea552014-05-05 14:42:31 +0100394static void mmc_pinmux_setup(int sdc)
395{
396 unsigned int pin;
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100397 __maybe_unused int pins;
Ian Campbelle24ea552014-05-05 14:42:31 +0100398
399 switch (sdc) {
400 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100401 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100402 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100403 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100404 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
405 sunxi_gpio_set_drv(pin, 2);
406 }
407 break;
408
409 case 1:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100410 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
411
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800412#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
413 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100414 if (pins == SUNXI_GPIO_H) {
415 /* SDC1: PH22-PH-27 */
416 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
417 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
418 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
419 sunxi_gpio_set_drv(pin, 2);
420 }
421 } else {
422 /* SDC1: PG0-PG5 */
423 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
424 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
425 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
426 sunxi_gpio_set_drv(pin, 2);
427 }
428 }
429#elif defined(CONFIG_MACH_SUN5I)
430 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200431 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100432 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100433 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
434 sunxi_gpio_set_drv(pin, 2);
435 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100436#elif defined(CONFIG_MACH_SUN6I)
437 /* SDC1: PG0-PG5 */
438 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
439 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
440 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
441 sunxi_gpio_set_drv(pin, 2);
442 }
443#elif defined(CONFIG_MACH_SUN8I)
444 if (pins == SUNXI_GPIO_D) {
445 /* SDC1: PD2-PD7 */
446 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
447 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
448 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
449 sunxi_gpio_set_drv(pin, 2);
450 }
451 } else {
452 /* SDC1: PG0-PG5 */
453 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
454 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
455 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
456 sunxi_gpio_set_drv(pin, 2);
457 }
458 }
459#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100460 break;
461
462 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100463 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
464
465#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
466 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100467 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100468 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100469 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
470 sunxi_gpio_set_drv(pin, 2);
471 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100472#elif defined(CONFIG_MACH_SUN5I)
473 if (pins == SUNXI_GPIO_E) {
474 /* SDC2: PE4-PE9 */
475 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
476 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
477 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
478 sunxi_gpio_set_drv(pin, 2);
479 }
480 } else {
481 /* SDC2: PC6-PC15 */
482 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
483 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
484 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
485 sunxi_gpio_set_drv(pin, 2);
486 }
487 }
488#elif defined(CONFIG_MACH_SUN6I)
489 if (pins == SUNXI_GPIO_A) {
490 /* SDC2: PA9-PA14 */
491 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
492 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
493 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
494 sunxi_gpio_set_drv(pin, 2);
495 }
496 } else {
497 /* SDC2: PC6-PC15, PC24 */
498 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
499 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
500 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
501 sunxi_gpio_set_drv(pin, 2);
502 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100503
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100504 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
505 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
506 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
507 }
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800508#elif defined(CONFIG_MACH_SUN8I_R40)
509 /* SDC2: PC6-PC15, PC24 */
510 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
511 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
512 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
513 sunxi_gpio_set_drv(pin, 2);
514 }
515
516 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
517 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
518 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200519#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100520 /* SDC2: PC5-PC6, PC8-PC16 */
521 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
522 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100523 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
524 sunxi_gpio_set_drv(pin, 2);
525 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100526
527 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
528 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
529 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
530 sunxi_gpio_set_drv(pin, 2);
531 }
Icenowy Zheng42956f12018-07-21 16:20:29 +0800532#elif defined(CONFIG_MACH_SUN50I_H6)
533 /* SDC2: PC4-PC14 */
534 for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
535 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
536 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
537 sunxi_gpio_set_drv(pin, 2);
538 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800539#elif defined(CONFIG_MACH_SUN9I)
540 /* SDC2: PC6-PC16 */
541 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
542 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
543 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
544 sunxi_gpio_set_drv(pin, 2);
545 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100546#endif
547 break;
548
549 case 3:
550 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
551
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800552#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
553 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100554 /* SDC3: PI4-PI9 */
555 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
556 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
557 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
558 sunxi_gpio_set_drv(pin, 2);
559 }
560#elif defined(CONFIG_MACH_SUN6I)
561 if (pins == SUNXI_GPIO_A) {
562 /* SDC3: PA9-PA14 */
563 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
564 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
565 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
566 sunxi_gpio_set_drv(pin, 2);
567 }
568 } else {
569 /* SDC3: PC6-PC15, PC24 */
570 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
571 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
572 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
573 sunxi_gpio_set_drv(pin, 2);
574 }
575
576 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
577 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
578 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
579 }
580#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100581 break;
582
583 default:
584 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
585 break;
586 }
587}
588
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900589int board_mmc_init(struct bd_info *bis)
Ian Campbelle24ea552014-05-05 14:42:31 +0100590{
Hans de Goedee79c7c82014-10-02 21:13:54 +0200591 __maybe_unused struct mmc *mmc0, *mmc1;
Hans de Goedee79c7c82014-10-02 21:13:54 +0200592
Ian Campbelle24ea552014-05-05 14:42:31 +0100593 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200594 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
595 if (!mmc0)
596 return -1;
597
Hans de Goede2ccfac02014-10-02 20:43:50 +0200598#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbelle24ea552014-05-05 14:42:31 +0100599 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200600 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
601 if (!mmc1)
602 return -1;
603#endif
604
Ian Campbelle24ea552014-05-05 14:42:31 +0100605 return 0;
606}
607#endif
608
Ian Campbellcba69ee2014-05-05 11:52:26 +0100609#ifdef CONFIG_SPL_BUILD
Andre Przywara57766102018-10-25 17:23:07 +0800610
611static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
612{
613 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
614
615 if (spl == INVALID_SPL_HEADER)
616 return;
617
618 /* Promote the header version for U-Boot proper, if needed. */
619 if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
620 spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
621
622 spl->dram_size = dram_size >> 20;
623}
624
Ian Campbellcba69ee2014-05-05 11:52:26 +0100625void sunxi_board_init(void)
626{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200627 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100628
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100629#ifdef CONFIG_SY8106A_POWER
630 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
631#endif
632
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800633#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800634 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
635 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200636 power_failed = axp_init();
637
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800638#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
639 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200640 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200641#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200642 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
643 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800644#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200645 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200646#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800647#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
648 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200649 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200650#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200651
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800652#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
653 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200654 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
655#endif
656 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaif3c50452016-01-12 14:42:40 +0800657#if !defined(CONFIG_AXP152_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200658 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
659#endif
660#ifdef CONFIG_AXP209_POWER
661 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
662#endif
663
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800664#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
665 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800666 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
667 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800668#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800669 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
670 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800671#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200672 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
673 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
674 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
675#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800676
677#ifdef CONFIG_AXP818_POWER
678 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
679 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
680 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800681#endif
682
683#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800684 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800685#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200686#endif
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000687 printf("DRAM:");
688 gd->ram_size = sunxi_dram_init();
689 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
690 if (!gd->ram_size)
691 hang();
692
693 sunxi_spl_store_dram_size(gd->ram_size);
Andre Przywara57766102018-10-25 17:23:07 +0800694
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200695 /*
696 * Only clock up the CPU to full speed if we are reasonably
697 * assured it's being powered with suitable core voltage
698 */
699 if (!power_failed)
Iain Patone71b4222015-03-28 10:26:38 +0000700 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200701 else
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000702 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100703}
704#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200705
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100706#ifdef CONFIG_USB_GADGET
707int g_dnl_board_usb_cable_connected(void)
708{
Jagan Teki237050f2018-05-07 13:03:36 +0530709 struct udevice *dev;
710 struct phy phy;
711 int ret;
712
Jean-Jacques Hiblot01311622018-11-29 10:52:46 +0100713 ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev);
Jagan Teki237050f2018-05-07 13:03:36 +0530714 if (ret) {
715 pr_err("%s: Cannot find USB device\n", __func__);
716 return ret;
717 }
718
719 ret = generic_phy_get_by_name(dev, "usb", &phy);
720 if (ret) {
721 pr_err("failed to get %s USB PHY\n", dev->name);
722 return ret;
723 }
724
725 ret = generic_phy_init(&phy);
726 if (ret) {
Patrick Delaunayf286e372020-07-03 17:36:41 +0200727 pr_debug("failed to init %s USB PHY\n", dev->name);
Jagan Teki237050f2018-05-07 13:03:36 +0530728 return ret;
729 }
730
731 ret = sun4i_usb_phy_vbus_detect(&phy);
732 if (ret == 1) {
733 pr_err("A charger is plugged into the OTG\n");
734 return -ENODEV;
735 }
736
737 return ret;
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100738}
739#endif
740
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100741#ifdef CONFIG_SERIAL_TAG
742void get_board_serial(struct tag_serialnr *serialnr)
743{
744 char *serial_string;
745 unsigned long long serial;
746
Simon Glass00caae62017-08-03 12:22:12 -0600747 serial_string = env_get("serial#");
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100748
749 if (serial_string) {
750 serial = simple_strtoull(serial_string, NULL, 16);
751
752 serialnr->high = (unsigned int) (serial >> 32);
753 serialnr->low = (unsigned int) (serial & 0xffffffff);
754 } else {
755 serialnr->high = 0;
756 serialnr->low = 0;
757 }
758}
759#endif
760
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200761/*
762 * Check the SPL header for the "sunxi" variant. If found: parse values
763 * that might have been passed by the loader ("fel" utility), and update
764 * the environment accordingly.
765 */
766static void parse_spl_header(const uint32_t spl_addr)
767{
Andre Przywaracff5c132018-10-25 17:23:04 +0800768 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200769
Andre Przywaracff5c132018-10-25 17:23:04 +0800770 if (spl == INVALID_SPL_HEADER)
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200771 return;
Andre Przywaracff5c132018-10-25 17:23:04 +0800772
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200773 if (!spl->fel_script_address)
774 return;
775
776 if (spl->fel_uEnv_length != 0) {
777 /*
778 * data is expected in uEnv.txt compatible format, so "env
779 * import -t" the string(s) at fel_script_address right away.
780 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100781 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200782 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
783 return;
784 }
785 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass018f5302017-08-03 12:22:10 -0600786 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200787}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200788
Hans de Goedef2219612016-06-26 13:34:42 +0200789/*
790 * Note this function gets called multiple times.
791 * It must not make any changes to env variables which already exist.
792 */
793static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200794{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100795 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100796 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100797 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200798 char ethaddr[16];
799 int i, ret;
800
801 ret = sunxi_get_sid(sid);
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200802 if (ret == 0 && sid[0] != 0) {
803 /*
804 * The single words 1 - 3 of the SID have quite a few bits
805 * which are the same on many models, so we take a crc32
806 * of all 3 words, to get a more unique value.
807 *
808 * Note we only do this on newer SoCs as we cannot change
809 * the algorithm on older SoCs since those have been using
810 * fixed mac-addresses based on only using word 3 for a
811 * long time and changing a fixed mac-address with an
812 * u-boot update is not good.
813 */
814#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
815 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
816 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
817 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
818#endif
819
Hans de Goede97322c32016-07-27 17:58:06 +0200820 /* Ensure the NIC specific bytes of the mac are not all 0 */
821 if ((sid[3] & 0xffffff) == 0)
822 sid[3] |= 0x800000;
823
Hans de Goedef2219612016-06-26 13:34:42 +0200824 for (i = 0; i < 4; i++) {
825 sprintf(ethaddr, "ethernet%d", i);
826 if (!fdt_get_alias(fdt, ethaddr))
827 continue;
828
829 if (i == 0)
830 strcpy(ethaddr, "ethaddr");
831 else
832 sprintf(ethaddr, "eth%daddr", i);
833
Simon Glass00caae62017-08-03 12:22:12 -0600834 if (env_get(ethaddr))
Hans de Goedef2219612016-06-26 13:34:42 +0200835 continue;
836
837 /* Non OUI / registered MAC address */
838 mac_addr[0] = (i << 4) | 0x02;
839 mac_addr[1] = (sid[0] >> 0) & 0xff;
840 mac_addr[2] = (sid[3] >> 24) & 0xff;
841 mac_addr[3] = (sid[3] >> 16) & 0xff;
842 mac_addr[4] = (sid[3] >> 8) & 0xff;
843 mac_addr[5] = (sid[3] >> 0) & 0xff;
844
Simon Glassfd1e9592017-08-03 12:22:11 -0600845 eth_env_set_enetaddr(ethaddr, mac_addr);
Hans de Goedef2219612016-06-26 13:34:42 +0200846 }
847
Simon Glass00caae62017-08-03 12:22:12 -0600848 if (!env_get("serial#")) {
Hans de Goedef2219612016-06-26 13:34:42 +0200849 snprintf(serial_string, sizeof(serial_string),
850 "%08x%08x", sid[0], sid[3]);
851
Simon Glass382bee52017-08-03 12:22:09 -0600852 env_set("serial#", serial_string);
Hans de Goedef2219612016-06-26 13:34:42 +0200853 }
854 }
855}
856
Hans de Goedef2219612016-06-26 13:34:42 +0200857int misc_init_r(void)
858{
Maxime Ripardf4c35232017-08-23 10:08:29 +0200859 uint boot;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200860
Simon Glass382bee52017-08-03 12:22:09 -0600861 env_set("fel_booted", NULL);
862 env_set("fel_scriptaddr", NULL);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200863 env_set("mmc_bootdev", NULL);
Maxime Ripardf4c35232017-08-23 10:08:29 +0200864
865 boot = sunxi_get_boot_device();
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200866 /* determine if we are running in FEL mode */
Maxime Ripardf4c35232017-08-23 10:08:29 +0200867 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass382bee52017-08-03 12:22:09 -0600868 env_set("fel_booted", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200869 parse_spl_header(SPL_ADDR);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200870 /* or if we booted from MMC, and which one */
871 } else if (boot == BOOT_DEVICE_MMC1) {
872 env_set("mmc_bootdev", "0");
873 } else if (boot == BOOT_DEVICE_MMC2) {
874 env_set("mmc_bootdev", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200875 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200876
Hans de Goedef2219612016-06-26 13:34:42 +0200877 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200878
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800879#ifdef CONFIG_USB_ETHER
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200880 usb_ether_init();
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800881#endif
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200882
Jonathan Liub41d7d02014-06-14 08:59:09 +0200883 return 0;
884}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200885
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900886int ft_board_setup(void *blob, struct bd_info *bd)
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200887{
Hans de Goeded75111a2016-03-22 22:51:52 +0100888 int __maybe_unused r;
889
Hans de Goedef2219612016-06-26 13:34:42 +0200890 /*
891 * Call setup_environment again in case the boot fdt has
892 * ethernet aliases the u-boot copy does not have.
893 */
894 setup_environment(blob);
895
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200896#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100897 r = sunxi_simplefb_setup(blob);
898 if (r)
899 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200900#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100901 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200902}
Andre Przywara9ea3c352017-04-26 01:32:44 +0100903
904#ifdef CONFIG_SPL_LOAD_FIT
905int board_fit_config_name_match(const char *name)
906{
Samuel Holland467b7e52020-10-24 10:21:50 -0500907 const char *best_dt_name = get_spl_dt_name();
Andre Przywara9ea3c352017-04-26 01:32:44 +0100908
909#ifdef CONFIG_DEFAULT_DEVICE_TREE
Samuel Holland467b7e52020-10-24 10:21:50 -0500910 if (best_dt_name == NULL)
Samuel Holland2fcd7482020-10-24 10:21:49 -0500911 best_dt_name = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100912#endif
913
Samuel Holland467b7e52020-10-24 10:21:50 -0500914 if (best_dt_name == NULL) {
915 /* No DT name was provided, so accept the first config. */
916 return 0;
917 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800918#ifdef CONFIG_PINE64_DT_SELECTION
Samuel Holland54ac5aa2020-10-24 10:21:51 -0500919 if (strstr(best_dt_name, "-pine64-plus")) {
920 /* Differentiate the Pine A64 boards by their DRAM size. */
921 if ((gd->ram_size == 512 * 1024 * 1024))
922 best_dt_name = "sun50i-a64-pine64";
Andre Przywara9ea3c352017-04-26 01:32:44 +0100923 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800924#endif
Samuel Holland2fcd7482020-10-24 10:21:49 -0500925 return strcmp(name, best_dt_name);
Andre Przywara9ea3c352017-04-26 01:32:44 +0100926}
927#endif