blob: 3bb975c706188b49b99e262f9789c057bca4c96b [file] [log] [blame]
wdenk6c7a1402004-07-11 19:17:20 +00001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * Check valid setting of revision define.
32 * Total5100 and Total5200 Rev.1 are identical except for the processor.
33 */
34#if (CONFIG_TOTAL5200_REV!=1 && CONFIG_TOTAL5200_REV!=2)
35#error CONFIG_TOTAL5200_REV must be 1 or 2
36#endif
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42
43#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
Detlev Zundelfd428c02010-03-12 10:01:12 +010044#define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
wdenk6c7a1402004-07-11 19:17:20 +000045#define CONFIG_TOTAL5200 1 /* ... on Total5200 board */
46
Wolfgang Denk2ae18242010-10-06 09:05:45 +020047/*
48 * Valid values for CONFIG_SYS_TEXT_BASE are:
49 * 0xFFF00000 boot high (standard configuration)
50 * 0xFE000000 boot low
51 * 0x00100000 boot from RAM (for testing only)
52 */
53#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFFF00000
55#endif
56
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk6c7a1402004-07-11 19:17:20 +000058
Becky Bruce31d82672008-05-08 19:02:12 -050059#define CONFIG_HIGH_BATS 1 /* High BATs supported */
60
wdenk6c7a1402004-07-11 19:17:20 +000061/*
62 * Serial console configuration
63 */
64#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
65#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk6c7a1402004-07-11 19:17:20 +000067
wdenk81050922004-07-11 20:04:51 +000068/*
69 * Video console
70 */
wdenk281e00a2004-08-01 22:48:16 +000071#define CONFIG_VIDEO
wdenk81050922004-07-11 20:04:51 +000072#define CONFIG_VIDEO_SED13806
73#define CONFIG_VIDEO_SED13806_16BPP
74
75#define CONFIG_CFB_CONSOLE
76#define CONFIG_VIDEO_LOGO
77/* #define CONFIG_VIDEO_BMP_LOGO */
78#define CONFIG_CONSOLE_EXTRA_INFO
79#define CONFIG_VGA_AS_SINGLE_DEVICE
80#define CONFIG_VIDEO_SW_CURSOR
81#define CONFIG_SPLASH_SCREEN
82
wdenk6c7a1402004-07-11 19:17:20 +000083
wdenk6c7a1402004-07-11 19:17:20 +000084/*
85 * PCI Mapping:
86 * 0x40000000 - 0x4fffffff - PCI Memory
87 * 0x50000000 - 0x50ffffff - PCI IO Space
88 */
89#define CONFIG_PCI 1
90#define CONFIG_PCI_PNP 1
91#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050092#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk6c7a1402004-07-11 19:17:20 +000093
94#define CONFIG_PCI_MEM_BUS 0x40000000
95#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
96#define CONFIG_PCI_MEM_SIZE 0x10000000
97
98#define CONFIG_PCI_IO_BUS 0x50000000
99#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
100#define CONFIG_PCI_IO_SIZE 0x01000000
101
102#define CONFIG_NET_MULTI 1
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200103#define CONFIG_MII 1
wdenk6c7a1402004-07-11 19:17:20 +0000104#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk6c7a1402004-07-11 19:17:20 +0000106#define CONFIG_NS8382X 1
107
wdenk6c7a1402004-07-11 19:17:20 +0000108/* Partitions */
109#define CONFIG_MAC_PARTITION
110#define CONFIG_DOS_PARTITION
111
112/* USB */
wdenk6c7a1402004-07-11 19:17:20 +0000113#define CONFIG_USB_OHCI
wdenk6c7a1402004-07-11 19:17:20 +0000114#define CONFIG_USB_STORAGE
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500115
wdenk6c7a1402004-07-11 19:17:20 +0000116
117/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500118 * BOOTP options
119 */
120#define CONFIG_BOOTP_BOOTFILESIZE
121#define CONFIG_BOOTP_BOOTPATH
122#define CONFIG_BOOTP_GATEWAY
123#define CONFIG_BOOTP_HOSTNAME
124
125
126/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500127 * Command line configuration.
wdenk6c7a1402004-07-11 19:17:20 +0000128 */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500129#include <config_cmd_default.h>
wdenk6c7a1402004-07-11 19:17:20 +0000130
Detlev Zundelfd428c02010-03-12 10:01:12 +0100131#define CONFIG_CMD_PCI
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500132
133#define CONFIG_CMD_BMP
134#define CONFIG_CMD_EEPROM
135#define CONFIG_CMD_FAT
136#define CONFIG_CMD_I2C
137#define CONFIG_CMD_IDE
138#define CONFIG_CMD_PING
139#define CONFIG_CMD_USB
140
wdenk6c7a1402004-07-11 19:17:20 +0000141
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200142#if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143# define CONFIG_SYS_LOWBOOT 1
wdenk6c7a1402004-07-11 19:17:20 +0000144#endif
145
146/*
147 * Autobooting
148 */
149#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
150
wdenk81050922004-07-11 20:04:51 +0000151#define CONFIG_PREBOOT \
152 "setenv stdout serial;setenv stderr serial;" \
153 "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100154 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk6c7a1402004-07-11 19:17:20 +0000155 "echo"
156
157#undef CONFIG_BOOTARGS
158
159#define CONFIG_EXTRA_ENV_SETTINGS \
160 "netdev=eth0\0" \
161 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100162 "nfsroot=${serverip}:${rootpath}\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000163 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100164 "addip=setenv bootargs ${bootargs} " \
165 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
166 ":${hostname}:${netdev}:off panic=1\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000167 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100168 "bootm ${kernel_addr}\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000169 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100170 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
171 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000172 "rootpath=/opt/eldk/ppc_82xx\0" \
173 "bootfile=/tftpboot/MPC5200/uImage\0" \
174 ""
175
176#define CONFIG_BOOTCOMMAND "run flash_self"
177
wdenk6c7a1402004-07-11 19:17:20 +0000178/*
179 * IPB Bus clocking configuration.
180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk6c7a1402004-07-11 19:17:20 +0000182
183/*
184 * I2C configuration
185 */
186#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
wdenk6c7a1402004-07-11 19:17:20 +0000188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
190#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk6c7a1402004-07-11 19:17:20 +0000191
192/*
193 * EEPROM configuration
194 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
196#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
197#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
198#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk6c7a1402004-07-11 19:17:20 +0000199
200/*
201 * Flash configuration
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200204#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
wdenk6c7a1402004-07-11 19:17:20 +0000205#if CONFIG_TOTAL5200_REV==2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206# define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max num of flash banks */
207# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS5_START, CONFIG_SYS_CS4_START, CONFIG_SYS_BOOTCS_START }
wdenk6c7a1402004-07-11 19:17:20 +0000208#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
210# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
wdenk6c7a1402004-07-11 19:17:20 +0000211#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_EMPTY_INFO
213#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk6c7a1402004-07-11 19:17:20 +0000214
215#if CONFIG_TOTAL5200_REV==1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216# define CONFIG_SYS_FLASH_BASE 0xFE000000
217# define CONFIG_SYS_FLASH_SIZE 0x02000000
wdenk6c7a1402004-07-11 19:17:20 +0000218#elif CONFIG_TOTAL5200_REV==2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219# define CONFIG_SYS_FLASH_BASE 0xFA000000
220# define CONFIG_SYS_FLASH_SIZE 0x06000000
wdenk6c7a1402004-07-11 19:17:20 +0000221#endif /* CONFIG_TOTAL5200_REV */
222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#if defined(CONFIG_SYS_LOWBOOT)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200224# define CONFIG_ENV_ADDR 0xFE040000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#else /* CONFIG_SYS_LOWBOOT */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200226# define CONFIG_ENV_ADDR 0xFFF40000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#endif /* CONFIG_SYS_LOWBOOT */
wdenk6c7a1402004-07-11 19:17:20 +0000228
229/*
230 * Environment settings
231 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200232#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200233#define CONFIG_ENV_SIZE 0x40000
234#define CONFIG_ENV_SECT_SIZE 0x40000
wdenk6c7a1402004-07-11 19:17:20 +0000235#define CONFIG_ENV_OVERWRITE 1
236
237/*
238 * Memory map
239 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_SDRAM_BASE 0x00000000
241#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
242#define CONFIG_SYS_MBAR 0xF0000000 /* 64 kB */
243#define CONFIG_SYS_FPGA_BASE 0xF0010000 /* 64 kB */
244#define CONFIG_SYS_CPLD_BASE 0xF0020000 /* 64 kB */
245#define CONFIG_SYS_LCD_BASE 0xF1000000 /* 4096 kB */
wdenk6c7a1402004-07-11 19:17:20 +0000246
247/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200249#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
wdenk6c7a1402004-07-11 19:17:20 +0000250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200252#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk6c7a1402004-07-11 19:17:20 +0000254
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200255#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
257# define CONFIG_SYS_RAMBOOT 1
wdenk6c7a1402004-07-11 19:17:20 +0000258#endif
259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
261#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
262#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk6c7a1402004-07-11 19:17:20 +0000263
264/*
265 * Ethernet configuration
266 */
267#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800268#define CONFIG_MPC5xxx_FEC_SEVENWIRE
wdenk6c7a1402004-07-11 19:17:20 +0000269/* dummy, 7-wire FEC does not have phy address */
270#define CONFIG_PHY_ADDR 0x00
271
272/*
273 * GPIO configuration
274 *
275 * CS1: SDRAM CS1 disabled, gpio_wkup_6 enabled 0
276 * Reserved 0
277 * ALTs: CAN1/2 on PSC2, SPI on PSC3 00
278 * CS7: Interrupt GPIO on PSC3_5 0
279 * CS8: Interrupt GPIO on PSC3_4 0
280 * ATA: reset default, changed in ATA driver 00
281 * IR_USB_CLK: IrDA/USB 48MHz clock gen. int., pin is GPIO 0
282 * IRDA: reset default, changed in IrDA driver 000
283 * ETHER: reset default, changed in Ethernet driver 0000
284 * PCI_DIS: reset default, changed in PCI driver 0
285 * USB_SE: reset default, changed in USB driver 0
286 * USB: reset default, changed in USB driver 00
287 * PSC3: SPI and UART functionality without CD 1100
288 * Reserved 0
289 * PSC2: CAN1/2 001
290 * Reserved 0
291 * PSC1: reset default, changed in AC'97 driver 000
292 *
293 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_GPS_PORT_CONFIG 0x00000C10
wdenk6c7a1402004-07-11 19:17:20 +0000295
296/*
297 * Miscellaneous configurable options
298 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_LONGHELP /* undef to save memory */
300#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500301#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk6c7a1402004-07-11 19:17:20 +0000303#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk6c7a1402004-07-11 19:17:20 +0000305#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
307#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
308#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk6c7a1402004-07-11 19:17:20 +0000309
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
311#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk6c7a1402004-07-11 19:17:20 +0000312
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk6c7a1402004-07-11 19:17:20 +0000314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk6c7a1402004-07-11 19:17:20 +0000316
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500318#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500320#endif
321
322
wdenk6c7a1402004-07-11 19:17:20 +0000323/*
324 * Various low-level settings
325 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
327#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk6c7a1402004-07-11 19:17:20 +0000328
329#if CONFIG_TOTAL5200_REV==1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330# define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
331# define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
332# define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
333# define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
334# define CONFIG_SYS_CS0_SIZE 0x02000000 /* 32 MB */
wdenk6c7a1402004-07-11 19:17:20 +0000335#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336# define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS4_START + CONFIG_SYS_CS4_SIZE)
337# define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
338# define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
339# define CONFIG_SYS_CS4_START (CONFIG_SYS_CS5_START + CONFIG_SYS_CS5_SIZE)
340# define CONFIG_SYS_CS4_SIZE 0x02000000 /* 32 MB */
341# define CONFIG_SYS_CS4_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
342# define CONFIG_SYS_CS5_START CONFIG_SYS_FLASH_BASE
343# define CONFIG_SYS_CS5_SIZE 0x02000000 /* 32 MB */
344# define CONFIG_SYS_CS5_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
wdenk6c7a1402004-07-11 19:17:20 +0000345#endif
346
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_CS1_START CONFIG_SYS_FPGA_BASE
348#define CONFIG_SYS_CS1_SIZE 0x00010000 /* 64 kB */
349#define CONFIG_SYS_CS1_CFG 0x0019FF00 /* 25WS, MX, AL, AA, CE, AS_25, DS_32 */
wdenk6c7a1402004-07-11 19:17:20 +0000350
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_CS2_START CONFIG_SYS_LCD_BASE
352#define CONFIG_SYS_CS2_SIZE 0x00400000 /* 4096 kB */
353#define CONFIG_SYS_CS2_CFG 0x0032FD0C /* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */
wdenk6c7a1402004-07-11 19:17:20 +0000354
355#if CONFIG_TOTAL5200_REV==1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356# define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
357# define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
358# define CONFIG_SYS_CS3_CFG 0x000ADF00 /* 10WS, MX, AL, CE, AS_25, DS_32 */
wdenk6c7a1402004-07-11 19:17:20 +0000359#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360# define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
361# define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
362# define CONFIG_SYS_CS3_CFG 0x000AD800 /* 10WS, MX, AL, CE, AS_24, DS_8 */
wdenk6c7a1402004-07-11 19:17:20 +0000363#endif
364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_CS_BURST 0x00000000
366#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk6c7a1402004-07-11 19:17:20 +0000367
368/*-----------------------------------------------------------------------
369 * USB stuff
370 *-----------------------------------------------------------------------
371 */
372#define CONFIG_USB_CLOCK 0x0001BBBB
373#define CONFIG_USB_CONFIG 0x00001000
374
375/*-----------------------------------------------------------------------
376 * IDE/ATA stuff Supports IDE harddisk
377 *-----------------------------------------------------------------------
378 */
379
380#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
381
382#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
383#undef CONFIG_IDE_LED /* LED for ide not supported */
384
385#define CONFIG_IDE_RESET /* reset for ide supported */
386#define CONFIG_IDE_PREINIT
387
Grzegorz Bernacki6a397ef2009-03-17 10:06:39 +0100388#define CONFIG_SYS_ATA_CS_ON_I2C2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
390#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk6c7a1402004-07-11 19:17:20 +0000391
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk6c7a1402004-07-11 19:17:20 +0000393
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk6c7a1402004-07-11 19:17:20 +0000395
396/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk6c7a1402004-07-11 19:17:20 +0000398
399/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk6c7a1402004-07-11 19:17:20 +0000401
402/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk6c7a1402004-07-11 19:17:20 +0000404
405/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_ATA_STRIDE 4
wdenk6c7a1402004-07-11 19:17:20 +0000407
408#endif /* __CONFIG_H */