blob: e381d0d49d92eac033ee643a6478497908f06379 [file] [log] [blame]
wdenk138ff602004-12-16 15:52:40 +00001/*
Detlev Zundele979e852009-03-30 00:31:35 +02002 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
wdenk414eec32005-04-02 22:37:54 +00005 * (C) Copyright 2003-2005
wdenk138ff602004-12-16 15:52:40 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
wdenk151ab832005-02-24 22:44:16 +000035#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk138ff602004-12-16 15:52:40 +000038
Wolfgang Denk2ae18242010-10-06 09:05:45 +020039/*
40 * Valid values for CONFIG_SYS_TEXT_BASE are:
41 * 0xFFE00000 boot low
42 * 0x00100000 boot from RAM (for testing only)
43 */
44#ifndef CONFIG_SYS_TEXT_BASE
45#define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
46#endif
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk138ff602004-12-16 15:52:40 +000049
wdenk151ab832005-02-24 22:44:16 +000050#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
51
Becky Bruce31d82672008-05-08 19:02:12 -050052#define CONFIG_HIGH_BATS 1 /* High BATs supported */
53
wdenk138ff602004-12-16 15:52:40 +000054/*
55 * Serial console configuration
56 */
wdenk151ab832005-02-24 22:44:16 +000057#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
58#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk138ff602004-12-16 15:52:40 +000060
61/*
wdenk436be292005-01-31 22:09:11 +000062 * PCI Mapping:
63 * 0x40000000 - 0x4fffffff - PCI Memory
64 * 0x50000000 - 0x50ffffff - PCI IO Space
65 */
66#define CONFIG_PCI 1
67#define CONFIG_PCI_PNP 1
68#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050069#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk436be292005-01-31 22:09:11 +000070
71#define CONFIG_PCI_MEM_BUS 0x40000000
72#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
73#define CONFIG_PCI_MEM_SIZE 0x10000000
74
75#define CONFIG_PCI_IO_BUS 0x50000000
76#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
77#define CONFIG_PCI_IO_SIZE 0x01000000
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_XLB_PIPELINING 1
wdenk436be292005-01-31 22:09:11 +000080
81/* Partitions */
82#define CONFIG_MAC_PARTITION
83#define CONFIG_DOS_PARTITION
84#define CONFIG_ISO_PARTITION
85
wdenk138ff602004-12-16 15:52:40 +000086
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050087/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050088 * BOOTP options
89 */
90#define CONFIG_BOOTP_BOOTFILESIZE
91#define CONFIG_BOOTP_BOOTPATH
92#define CONFIG_BOOTP_GATEWAY
93#define CONFIG_BOOTP_HOSTNAME
94
95
96/*
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050097 * Command line configuration.
98 */
99#include <config_cmd_default.h>
100
Detlev Zundele979e852009-03-30 00:31:35 +0200101#define CONFIG_CMD_DATE
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500102#define CONFIG_CMD_DHCP
103#define CONFIG_CMD_EXT2
104#define CONFIG_CMD_FAT
105#define CONFIG_CMD_IDE
106#define CONFIG_CMD_NFS
107#define CONFIG_CMD_PCI
Detlev Zundele979e852009-03-30 00:31:35 +0200108#define CONFIG_CMD_PING
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500109#define CONFIG_CMD_SNTP
110#define CONFIG_CMD_USB
111
wdenkb05dcb52005-03-04 11:27:31 +0000112#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
113
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200114#if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115# define CONFIG_SYS_LOWBOOT 1
wdenk138ff602004-12-16 15:52:40 +0000116#endif
117
118/*
119 * Autobooting
120 */
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100121#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk138ff602004-12-16 15:52:40 +0000122
123#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100124 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk138ff602004-12-16 15:52:40 +0000125 "echo"
126
127#undef CONFIG_BOOTARGS
128
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100129#define CONFIG_ETHADDR 00:a0:a4:03:00:00
130#define CONFIG_OVERWRITE_ETHADDR_ONCE
131
132#define CONFIG_IPADDR 192.168.100.2
133#define CONFIG_SERVERIP 192.168.100.1
134#define CONFIG_NETMASK 255.255.255.0
135#define HOSTNAME inka4x0
136#define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
137#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
138
wdenk138ff602004-12-16 15:52:40 +0000139#define CONFIG_EXTRA_ENV_SETTINGS \
140 "netdev=eth0\0" \
141 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100142 "nfsroot=${serverip}:${rootpath}\0" \
wdenk138ff602004-12-16 15:52:40 +0000143 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100144 "addip=setenv bootargs ${bootargs} " \
145 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
146 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100147 "addcons=setenv bootargs ${bootargs} " \
148 "console=ttyS0,${baudrate}\0" \
149 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100150 "bootm ${kernel_addr}\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100151 "net_nfs=tftp 200000 ${bootfile};" \
152 "run nfsargs addip addcons;bootm\0" \
153 "enable_disp=mw.l 100000 04000000 1;" \
154 "cp.l 100000 f0000b20 1;" \
155 "cp.l 100000 f0000b28 1\0" \
156 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
157 "ide_boot=ext2load ide 0:1 200000 uImage;" \
Marian Balakowiczf23cb342007-11-15 13:24:43 +0100158 "run ideargs addip addcons enable_disp;bootm\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100159 "brightness=255\0" \
wdenk138ff602004-12-16 15:52:40 +0000160 ""
161
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100162#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk138ff602004-12-16 15:52:40 +0000163
164/*
165 * IPB Bus clocking configuration.
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk138ff602004-12-16 15:52:40 +0000168
169/*
170 * Flash configuration
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200173#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_BASE 0xffe00000
175#define CONFIG_SYS_FLASH_SIZE 0x00200000
176#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
177#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
178#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
179#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk138ff602004-12-16 15:52:40 +0000180
181/*
182 * Environment settings
183 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200184#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200186#define CONFIG_ENV_SIZE 0x2000
187#define CONFIG_ENV_SECT_SIZE 0x2000
wdenk138ff602004-12-16 15:52:40 +0000188#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk138ff602004-12-16 15:52:40 +0000190
191/*
192 * Memory map
193 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MBAR 0xF0000000
195#define CONFIG_SYS_SDRAM_BASE 0x00000000
196#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk138ff602004-12-16 15:52:40 +0000197
Marian Balakowicz5fb6d712007-11-15 13:29:55 +0100198/*
199 * SDRAM controller configuration
200 */
201#undef CONFIG_SDR_MT48LC16M16A2
202#undef CONFIG_DDR_MT46V16M16
203#undef CONFIG_DDR_MT46V32M16
204#undef CONFIG_DDR_HYB25D512160BF
205#define CONFIG_DDR_K4H511638C
wdenk138ff602004-12-16 15:52:40 +0000206
207/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidman800eb092010-09-20 08:51:53 +0200209
wdenk138ff602004-12-16 15:52:40 +0000210/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidman800eb092010-09-20 08:51:53 +0200211#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
212
213#ifdef CONFIG_POST
Wolfgang Denk553f0982010-10-26 13:32:32 +0200214#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
wdenk138ff602004-12-16 15:52:40 +0000215#else
Wolfgang Denk553f0982010-10-26 13:32:32 +0200216#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
wdenk138ff602004-12-16 15:52:40 +0000217#endif
218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200220#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk138ff602004-12-16 15:52:40 +0000222
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200223#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
225# define CONFIG_SYS_RAMBOOT 1
wdenk138ff602004-12-16 15:52:40 +0000226#endif
227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
229#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
230#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk138ff602004-12-16 15:52:40 +0000231
232/*
233 * Ethernet configuration
234 */
235#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800236#define CONFIG_MPC5xxx_FEC_MII100
wdenk138ff602004-12-16 15:52:40 +0000237/*
Ben Warren86321fc2009-02-05 23:58:25 -0800238 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk138ff602004-12-16 15:52:40 +0000239 */
Ben Warren86321fc2009-02-05 23:58:25 -0800240/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk138ff602004-12-16 15:52:40 +0000241#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100242#define CONFIG_MII
wdenk138ff602004-12-16 15:52:40 +0000243
244/*
245 * GPIO configuration
246 *
wdenk9f709b62005-04-22 15:09:09 +0000247 * use CS1 as gpio_wkup_6 output
248 * Bit 0 (mask: 0x80000000): 0
wdenk138ff602004-12-16 15:52:40 +0000249 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
250 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
251 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
252 * EEPROM
253 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
Detlev Zundele979e852009-03-30 00:31:35 +0200254 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
255 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
256 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
wdenk138ff602004-12-16 15:52:40 +0000257 */
Detlev Zundele979e852009-03-30 00:31:35 +0200258#define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
wdenk138ff602004-12-16 15:52:40 +0000259
260/*
261 * RTC configuration
262 */
Detlev Zundele979e852009-03-30 00:31:35 +0200263#define CONFIG_RTC_RTC4543 1 /* use external RTC */
264
265/*
266 * Software (bit-bang) three wire serial configuration
267 *
268 * Note that we need the ifdefs because otherwise compilation of
269 * mkimage.c fails.
270 */
271#define CONFIG_SOFT_TWS 1
272
273#ifdef TWS_IMPLEMENTATION
274#include <mpc5xxx.h>
275#include <asm/io.h>
276
277#define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
278#define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
279#define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
280#define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
281
282static inline void tws_ce(unsigned bit)
283{
284 struct mpc5xxx_wu_gpio *wu_gpio =
285 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
286 if (bit)
287 setbits_8(&wu_gpio->dvo, TWS_CE);
288 else
289 clrbits_8(&wu_gpio->dvo, TWS_CE);
290}
291
292static inline void tws_wr(unsigned bit)
293{
294 struct mpc5xxx_wu_gpio *wu_gpio =
295 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
296 if (bit)
297 setbits_8(&wu_gpio->dvo, TWS_WR);
298 else
299 clrbits_8(&wu_gpio->dvo, TWS_WR);
300}
301
302static inline void tws_clk(unsigned bit)
303{
304 struct mpc5xxx_gpio *gpio =
305 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
306 if (bit)
307 setbits_8(&gpio->sint_dvo, TWS_CLK);
308 else
309 clrbits_8(&gpio->sint_dvo, TWS_CLK);
310}
311
312static inline void tws_data(unsigned bit)
313{
314 struct mpc5xxx_gpio *gpio =
315 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
316 if (bit)
317 setbits_8(&gpio->sint_dvo, TWS_DATA);
318 else
319 clrbits_8(&gpio->sint_dvo, TWS_DATA);
320}
321
322static inline unsigned tws_data_read(void)
323{
324 struct mpc5xxx_gpio *gpio =
325 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
326 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
327}
328
329static inline void tws_data_config_output(unsigned output)
330{
331 struct mpc5xxx_gpio *gpio =
332 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
333 if (output)
334 setbits_8(&gpio->sint_ddr, TWS_DATA);
335 else
336 clrbits_8(&gpio->sint_ddr, TWS_DATA);
337}
338#endif /* TWS_IMPLEMENTATION */
wdenk138ff602004-12-16 15:52:40 +0000339
340/*
341 * Miscellaneous configurable options
342 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_LONGHELP /* undef to save memory */
344#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500345#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000347#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000349#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
351#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
352#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000353
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500355#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500357#endif
358
wdenk138ff602004-12-16 15:52:40 +0000359/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_ALT_MEMTEST
wdenk138ff602004-12-16 15:52:40 +0000361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
363#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk138ff602004-12-16 15:52:40 +0000364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk138ff602004-12-16 15:52:40 +0000366
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk138ff602004-12-16 15:52:40 +0000368
369/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -0500370 * Enable loopw command.
wdenk138ff602004-12-16 15:52:40 +0000371 */
372#define CONFIG_LOOPW
373
374/*
375 * Various low-level settings
376 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
378#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk138ff602004-12-16 15:52:40 +0000379
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
381#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
382#define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
383#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
384#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk138ff602004-12-16 15:52:40 +0000385
wdenke58cf2a2005-02-27 23:46:58 +0000386/* 32Mbit SRAM @0x30000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_CS1_START 0x30000000
388#define CONFIG_SYS_CS1_SIZE 0x00400000
389#define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenke58cf2a2005-02-27 23:46:58 +0000390
391/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_CS2_START 0x80000000
393#define CONFIG_SYS_CS2_SIZE 0x0001000
394#define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
wdenke58cf2a2005-02-27 23:46:58 +0000395
wdenkf4733a02005-03-06 01:21:30 +0000396/* GPIO in @0x30400000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_CS3_START 0x30400000
398#define CONFIG_SYS_CS3_SIZE 0x00100000
399#define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenkf4733a02005-03-06 01:21:30 +0000400
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_CS_BURST 0x00000000
402#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk138ff602004-12-16 15:52:40 +0000403
wdenk436be292005-01-31 22:09:11 +0000404/*-----------------------------------------------------------------------
405 * USB stuff
406 *-----------------------------------------------------------------------
407 */
408#define CONFIG_USB_OHCI
wdenk151ab832005-02-24 22:44:16 +0000409#define CONFIG_USB_CLOCK 0x00015555
410#define CONFIG_USB_CONFIG 0x00001000
wdenk1968e612005-02-24 23:23:29 +0000411#define CONFIG_USB_STORAGE
wdenk436be292005-01-31 22:09:11 +0000412
wdenkb05dcb52005-03-04 11:27:31 +0000413/*-----------------------------------------------------------------------
414 * IDE/ATA stuff Supports IDE harddisk
415 *-----------------------------------------------------------------------
416 */
417
418#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
419
420#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
421#undef CONFIG_IDE_LED /* LED for ide not supported */
422
wdenkb05dcb52005-03-04 11:27:31 +0000423#define CONFIG_IDE_PREINIT
424
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
426#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenkb05dcb52005-03-04 11:27:31 +0000427
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
429#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
430#define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
431#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
432#define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
433#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
wdenkb05dcb52005-03-04 11:27:31 +0000434
435#define CONFIG_ATAPI 1
Wolfgang Denk1806c752005-09-21 10:07:56 +0200436
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenkb05dcb52005-03-04 11:27:31 +0000438
wdenk138ff602004-12-16 15:52:40 +0000439#endif /* __CONFIG_H */