blob: c650471ff7c36693a59fbd53fdbe7388375951e9 [file] [log] [blame]
Masahiro Yamada0b11dbf2015-07-26 02:46:26 +09001#
2# Multifunction miscellaneous devices
3#
4
5menu "Multifunction device drivers"
6
Thomas Chou4395e062015-10-07 20:20:51 +08007config MISC
8 bool "Enable Driver Model for Misc drivers"
9 depends on DM
10 help
11 Enable driver model for miscellaneous devices. This class is
12 used only for those do not fit other more general classes. A
13 set of generic read, write and ioctl methods may be used to
14 access the device.
15
Simon Glassaaba7032018-11-18 08:14:27 -070016config SPL_MISC
17 bool "Enable Driver Model for Misc drivers in SPL"
18 depends on SPL_DM
19 help
20 Enable driver model for miscellaneous devices. This class is
21 used only for those do not fit other more general classes. A
22 set of generic read, write and ioctl methods may be used to
23 access the device.
24
25config TPL_MISC
26 bool "Enable Driver Model for Misc drivers in TPL"
27 depends on TPL_DM
28 help
29 Enable driver model for miscellaneous devices. This class is
30 used only for those do not fit other more general classes. A
31 set of generic read, write and ioctl methods may be used to
32 access the device.
33
Thomas Chouca844dd2015-10-14 08:43:31 +080034config ALTERA_SYSID
35 bool "Altera Sysid support"
36 depends on MISC
37 help
38 Select this to enable a sysid for Altera devices. Please find
39 details on the "Embedded Peripherals IP User Guide" of Altera.
40
Marek BehĂșnaa5eb9a2017-06-09 19:28:44 +020041config ATSHA204A
42 bool "Support for Atmel ATSHA204A module"
43 depends on MISC
44 help
45 Enable support for I2C connected Atmel's ATSHA204A
46 CryptoAuthentication module found for example on the Turris Omnia
47 board.
48
Philipp Tomsich49cd8e82017-05-05 19:21:38 +020049config ROCKCHIP_EFUSE
50 bool "Rockchip e-fuse support"
51 depends on MISC
52 help
53 Enable (read-only) access for the e-fuse block found in Rockchip
54 SoCs: accesses can either be made using byte addressing and a length
55 or through child-nodes that are generated based on the e-fuse map
56 retrieved from the DTS.
57
58 This driver currently supports the RK3399 only, but can easily be
59 extended (by porting the read function from the Linux kernel sources)
60 to support other recent Rockchip devices.
61
Finley Xiaoa907dc32019-09-25 17:57:49 +020062config ROCKCHIP_OTP
63 bool "Rockchip OTP Support"
64 depends on MISC
65 help
66 Enable (read-only) access for the one-time-programmable memory block
67 found in Rockchip SoCs: accesses can either be made using byte
68 addressing and a length or through child-nodes that are generated
69 based on the e-fuse map retrieved from the DTS.
70
Pragnesh Patel05307212020-05-29 11:33:21 +053071config SIFIVE_OTP
72 bool "SiFive eMemory OTP driver"
73 depends on MISC
74 help
75 Enable support for reading and writing the eMemory OTP on the
76 SiFive SoCs.
77
Liviu Dudau0fabfeb2018-09-28 13:43:31 +010078config VEXPRESS_CONFIG
79 bool "Enable support for Arm Versatile Express config bus"
80 depends on MISC
81 help
82 If you say Y here, you will get support for accessing the
83 configuration bus on the Arm Versatile Express boards via
84 a sysreg driver.
85
Simon Glass6fb9ac12015-02-13 12:20:47 -070086config CMD_CROS_EC
87 bool "Enable crosec command"
88 depends on CROS_EC
89 help
90 Enable command-line access to the Chrome OS EC (Embedded
91 Controller). This provides the 'crosec' command which has
92 a number of sub-commands for performing EC tasks such as
93 updating its flash, accessing a small saved context area
94 and talking to the I2C bus behind the EC (if there is one).
95
96config CROS_EC
97 bool "Enable Chrome OS EC"
98 help
99 Enable access to the Chrome OS EC. This is a separate
100 microcontroller typically available on a SPI bus on Chromebooks. It
101 provides access to the keyboard, some internal storage and may
102 control access to the battery and main PMIC depending on the
103 device. You can use the 'crosec' command to access it.
104
Simon Glassaaba7032018-11-18 08:14:27 -0700105config SPL_CROS_EC
106 bool "Enable Chrome OS EC in SPL"
Adam Forda0746672019-08-24 13:50:34 -0500107 depends on SPL
Simon Glassaaba7032018-11-18 08:14:27 -0700108 help
109 Enable access to the Chrome OS EC in SPL. This is a separate
110 microcontroller typically available on a SPI bus on Chromebooks. It
111 provides access to the keyboard, some internal storage and may
112 control access to the battery and main PMIC depending on the
113 device. You can use the 'crosec' command to access it.
114
115config TPL_CROS_EC
116 bool "Enable Chrome OS EC in TPL"
Adam Forda0746672019-08-24 13:50:34 -0500117 depends on TPL
Simon Glassaaba7032018-11-18 08:14:27 -0700118 help
119 Enable access to the Chrome OS EC in TPL. This is a separate
120 microcontroller typically available on a SPI bus on Chromebooks. It
121 provides access to the keyboard, some internal storage and may
122 control access to the battery and main PMIC depending on the
123 device. You can use the 'crosec' command to access it.
124
Simon Glass6fb9ac12015-02-13 12:20:47 -0700125config CROS_EC_I2C
126 bool "Enable Chrome OS EC I2C driver"
127 depends on CROS_EC
128 help
129 Enable I2C access to the Chrome OS EC. This is used on older
130 ARM Chromebooks such as snow and spring before the standard bus
131 changed to SPI. The EC will accept commands across the I2C using
132 a special message protocol, and provide responses.
133
134config CROS_EC_LPC
135 bool "Enable Chrome OS EC LPC driver"
136 depends on CROS_EC
137 help
138 Enable I2C access to the Chrome OS EC. This is used on x86
139 Chromebooks such as link and falco. The keyboard is provided
140 through a legacy port interface, so on x86 machines the main
141 function of the EC is power and thermal management.
142
Simon Glassaaba7032018-11-18 08:14:27 -0700143config SPL_CROS_EC_LPC
144 bool "Enable Chrome OS EC LPC driver in SPL"
145 depends on CROS_EC
146 help
147 Enable I2C access to the Chrome OS EC. This is used on x86
148 Chromebooks such as link and falco. The keyboard is provided
149 through a legacy port interface, so on x86 machines the main
150 function of the EC is power and thermal management.
151
152config TPL_CROS_EC_LPC
153 bool "Enable Chrome OS EC LPC driver in TPL"
154 depends on CROS_EC
155 help
156 Enable I2C access to the Chrome OS EC. This is used on x86
157 Chromebooks such as link and falco. The keyboard is provided
158 through a legacy port interface, so on x86 machines the main
159 function of the EC is power and thermal management.
160
Simon Glass47cb8c62015-03-26 09:29:40 -0600161config CROS_EC_SANDBOX
162 bool "Enable Chrome OS EC sandbox driver"
163 depends on CROS_EC && SANDBOX
164 help
165 Enable a sandbox emulation of the Chrome OS EC. This supports
166 keyboard (use the -l flag to enable the LCD), verified boot context,
167 EC flash read/write/erase support and a few other things. It is
168 enough to perform a Chrome OS verified boot on sandbox.
169
Simon Glassaaba7032018-11-18 08:14:27 -0700170config SPL_CROS_EC_SANDBOX
171 bool "Enable Chrome OS EC sandbox driver in SPL"
172 depends on SPL_CROS_EC && SANDBOX
173 help
174 Enable a sandbox emulation of the Chrome OS EC in SPL. This supports
175 keyboard (use the -l flag to enable the LCD), verified boot context,
176 EC flash read/write/erase support and a few other things. It is
177 enough to perform a Chrome OS verified boot on sandbox.
178
179config TPL_CROS_EC_SANDBOX
180 bool "Enable Chrome OS EC sandbox driver in TPL"
181 depends on TPL_CROS_EC && SANDBOX
182 help
183 Enable a sandbox emulation of the Chrome OS EC in TPL. This supports
184 keyboard (use the -l flag to enable the LCD), verified boot context,
185 EC flash read/write/erase support and a few other things. It is
186 enough to perform a Chrome OS verified boot on sandbox.
187
Simon Glass6fb9ac12015-02-13 12:20:47 -0700188config CROS_EC_SPI
189 bool "Enable Chrome OS EC SPI driver"
190 depends on CROS_EC
191 help
192 Enable SPI access to the Chrome OS EC. This is used on newer
193 ARM Chromebooks such as pit, pi and nyan-big. The SPI interface
194 provides a faster and more robust interface than I2C but the bugs
195 are less interesting.
196
Simon Glass879704d2017-05-17 03:25:02 -0600197config DS4510
198 bool "Enable support for DS4510 CPU supervisor"
199 help
200 Enable support for the Maxim DS4510 CPU supervisor. It has an
201 integrated 64-byte EEPROM, four programmable non-volatile I/O pins
202 and a configurable timer for the supervisor function. The device is
203 connected over I2C.
204
Peng Fanc12e0d92015-08-26 15:41:33 +0800205config FSL_SEC_MON
gaurav ranafe783782015-02-27 09:44:22 +0530206 bool "Enable FSL SEC_MON Driver"
207 help
208 Freescale Security Monitor block is responsible for monitoring
209 system states.
210 Security Monitor can be transitioned on any security failures,
211 like software violations or hardware security violations.
Stefan Roese1cdd9412015-03-12 11:22:46 +0100212
Simon Glass79d66a62019-12-06 21:41:58 -0700213config IRQ
214 bool "Intel Interrupt controller"
215 depends on X86 || SANDBOX
216 help
217 This enables support for Intel interrupt controllers, including ITSS.
218 Some devices have extra features, such as Apollo Lake. The
219 device has its own uclass since there are several operations
220 involved.
221
Paul Burtonb5392c52018-12-16 19:25:19 -0300222config JZ4780_EFUSE
223 bool "Ingenic JZ4780 eFUSE support"
224 depends on ARCH_JZ47XX
225 help
226 This selects support for the eFUSE on Ingenic JZ4780 SoCs.
227
Peng Fan3e020f02015-08-27 14:49:05 +0800228config MXC_OCOTP
229 bool "Enable MXC OCOTP Driver"
Peng Fan994ab732019-07-22 01:24:55 +0000230 depends on ARCH_IMX8M || ARCH_MX6 || ARCH_MX7 || ARCH_MX7ULP || ARCH_VF610
Marcel Ziswiler0a6f6252019-03-25 17:24:57 +0100231 default y
Peng Fan3e020f02015-08-27 14:49:05 +0800232 help
233 If you say Y here, you will get support for the One Time
234 Programmable memory pages that are stored on the some
235 Freescale i.MX processors.
236
Stefan Roese4cf9e462016-07-19 07:45:46 +0200237config NUVOTON_NCT6102D
238 bool "Enable Nuvoton NCT6102D Super I/O driver"
239 help
240 If you say Y here, you will get support for the Nuvoton
241 NCT6102D Super I/O driver. This can be used to enable or
242 disable the legacy UART, the watchdog or other devices
243 in the Nuvoton Super IO chips on X86 platforms.
244
Simon Glass5bee27a2019-12-06 21:41:55 -0700245config P2SB
Wolfgang Wallnerd872e7d2020-07-01 13:37:23 +0200246 bool "Intel Primary to Sideband Bridge"
Simon Glass5bee27a2019-12-06 21:41:55 -0700247 depends on X86 || SANDBOX
248 help
Wolfgang Wallnerd872e7d2020-07-01 13:37:23 +0200249 This enables support for the Intel Primary to Sideband Bridge,
Simon Glass5bee27a2019-12-06 21:41:55 -0700250 abbreviated to P2SB. The P2SB is used to access various peripherals
251 such as eSPI, GPIO, through memory-mapped I/O in a large chunk of PCI
252 space. The space is segmented into different channels and peripherals
253 are accessed by device-specific means within those channels. Devices
254 should be added in the device tree as subnodes of the P2SB. A
255 Peripheral Channel Register? (PCR) API is provided to access those
256 devices - see pcr_readl(), etc.
257
258config SPL_P2SB
Wolfgang Wallnerd872e7d2020-07-01 13:37:23 +0200259 bool "Intel Primary to Sideband Bridge in SPL"
Simon Glass5bee27a2019-12-06 21:41:55 -0700260 depends on SPL && (X86 || SANDBOX)
261 help
Wolfgang Wallnerd872e7d2020-07-01 13:37:23 +0200262 The Primary to Sideband Bridge is used to access various peripherals
Simon Glass5bee27a2019-12-06 21:41:55 -0700263 through memory-mapped I/O in a large chunk of PCI space. The space is
264 segmented into different channels and peripherals are accessed by
265 device-specific means within those channels. Devices should be added
266 in the device tree as subnodes of the p2sb.
267
268config TPL_P2SB
Wolfgang Wallnerd872e7d2020-07-01 13:37:23 +0200269 bool "Intel Primary to Sideband Bridge in TPL"
Simon Glass5bee27a2019-12-06 21:41:55 -0700270 depends on TPL && (X86 || SANDBOX)
271 help
Wolfgang Wallnerd872e7d2020-07-01 13:37:23 +0200272 The Primary to Sideband Bridge is used to access various peripherals
Simon Glass5bee27a2019-12-06 21:41:55 -0700273 through memory-mapped I/O in a large chunk of PCI space. The space is
274 segmented into different channels and peripherals are accessed by
275 device-specific means within those channels. Devices should be added
276 in the device tree as subnodes of the p2sb.
277
Simon Glass5fd6bad2016-01-21 19:43:31 -0700278config PWRSEQ
279 bool "Enable power-sequencing drivers"
280 depends on DM
281 help
282 Power-sequencing drivers provide support for controlling power for
283 devices. They are typically referenced by a phandle from another
284 device. When the device is started up, its power sequence can be
285 initiated.
286
287config SPL_PWRSEQ
288 bool "Enable power-sequencing drivers for SPL"
289 depends on PWRSEQ
290 help
291 Power-sequencing drivers provide support for controlling power for
292 devices. They are typically referenced by a phandle from another
293 device. When the device is started up, its power sequence can be
294 initiated.
295
Stefan Roese1cdd9412015-03-12 11:22:46 +0100296config PCA9551_LED
297 bool "Enable PCA9551 LED driver"
298 help
299 Enable driver for PCA9551 LED controller. This controller
300 is connected via I2C. So I2C needs to be enabled.
301
302config PCA9551_I2C_ADDR
303 hex "I2C address of PCA9551 LED controller"
304 depends on PCA9551_LED
305 default 0x60
306 help
307 The I2C address of the PCA9551 LED controller.
Simon Glassf9917452015-06-23 15:39:13 -0600308
Patrick Delaunayc3600e12018-05-17 15:24:06 +0200309config STM32MP_FUSE
310 bool "Enable STM32MP fuse wrapper providing the fuse API"
311 depends on ARCH_STM32MP && MISC
312 default y if CMD_FUSE
313 help
314 If you say Y here, you will get support for the fuse API (OTP)
315 for STM32MP architecture.
316 This API is needed for CMD_FUSE.
317
Christophe Kerello4e280b92017-09-13 18:00:08 +0200318config STM32_RCC
319 bool "Enable RCC driver for the STM32 SoC's family"
Trevor Woerner71f63542020-05-06 08:02:42 -0400320 depends on (ARCH_STM32 || ARCH_STM32MP) && MISC
Christophe Kerello4e280b92017-09-13 18:00:08 +0200321 help
322 Enable the STM32 RCC driver. The RCC block (Reset and Clock Control
323 block) is responsible of the management of the clock and reset
324 generation.
325 This driver is similar to an MFD driver in the Linux kernel.
326
Stephen Warrenbd3ee842016-09-13 10:45:57 -0600327config TEGRA_CAR
328 bool "Enable support for the Tegra CAR driver"
329 depends on TEGRA_NO_BPMP
330 help
331 The Tegra CAR (Clock and Reset Controller) is a HW module that
332 controls almost all clocks and resets in a Tegra SoC.
333
Stephen Warren73dd5c42016-08-08 09:41:34 -0600334config TEGRA186_BPMP
335 bool "Enable support for the Tegra186 BPMP driver"
336 depends on TEGRA186
337 help
338 The Tegra BPMP (Boot and Power Management Processor) is a separate
339 auxiliary CPU embedded into Tegra to perform power management work,
340 and controls related features such as clocks, resets, power domains,
341 PMIC I2C bus, etc. This driver provides the core low-level
342 communication path by which feature-specific drivers (such as clock)
343 can make requests to the BPMP. This driver is similar to an MFD
344 driver in the Linux kernel.
345
Simon Glass079ac592020-12-23 08:11:18 -0700346config TEST_DRV
347 bool "Enable support for test drivers"
348 default y if SANDBOX
349 help
350 This enables drivers and uclasses that provides a way of testing the
351 operations of memory allocation and driver/uclass methods in driver
352 model. This should only be enabled for testing as it is not useful for
353 anything else.
354
Adam Fordcc3fedb2018-08-06 14:26:50 -0500355config TWL4030_LED
356 bool "Enable TWL4030 LED controller"
357 help
358 Enable this to add support for the TWL4030 LED controller.
359
Stefan Roese85056932016-01-19 14:05:10 +0100360config WINBOND_W83627
361 bool "Enable Winbond Super I/O driver"
362 help
363 If you say Y here, you will get support for the Winbond
364 W83627 Super I/O driver. This can be used to enable the
365 legacy UART or other devices in the Winbond Super IO chips
366 on X86 platforms.
367
Miao Yanfcf5c042016-05-22 19:37:14 -0700368config QFW
369 bool
370 help
Asherah Connor5b0b43e2021-03-19 18:21:40 +1100371 Hidden option to enable QEMU fw_cfg interface and uclass. This will
372 be selected by either CONFIG_CMD_QFW or CONFIG_GENERATE_ACPI_TABLE.
373
374config QFW_PIO
375 bool
376 depends on QFW
377 help
378 Hidden option to enable PIO QEMU fw_cfg interface. This will be
379 selected by the appropriate QEMU board.
Miao Yanfcf5c042016-05-22 19:37:14 -0700380
Asherah Connor5830b572021-03-19 18:21:42 +1100381config QFW_MMIO
382 bool
383 depends on QFW
384 help
385 Hidden option to enable MMIO QEMU fw_cfg interface. This will be
386 selected by the appropriate QEMU board.
387
mario.six@gdsys.ccd7e28912016-06-22 15:14:16 +0200388config I2C_EEPROM
389 bool "Enable driver for generic I2C-attached EEPROMs"
390 depends on MISC
391 help
392 Enable a generic driver for EEPROMs attached via I2C.
Adam Forde3f24d42017-08-13 09:00:28 -0500393
Wenyou Yangd81a1de2017-09-06 13:08:14 +0800394
395config SPL_I2C_EEPROM
396 bool "Enable driver for generic I2C-attached EEPROMs for SPL"
397 depends on MISC && SPL && SPL_DM
398 help
399 This option is an SPL-variant of the I2C_EEPROM option.
400 See the help of I2C_EEPROM for details.
401
Adam Forde3f24d42017-08-13 09:00:28 -0500402if I2C_EEPROM
403
404config SYS_I2C_EEPROM_ADDR
405 hex "Chip address of the EEPROM device"
406 default 0
407
408config SYS_I2C_EEPROM_BUS
409 int "I2C bus of the EEPROM device."
410 default 0
411
412config SYS_EEPROM_SIZE
413 int "Size in bytes of the EEPROM device"
414 default 256
415
416config SYS_EEPROM_PAGE_WRITE_BITS
417 int "Number of bits used to address bytes in a single page"
418 default 0
419 help
420 The EEPROM page size is 2^SYS_EEPROM_PAGE_WRITE_BITS.
421 A 64 byte page, for example would require six bits.
422
423config SYS_EEPROM_PAGE_WRITE_DELAY_MS
424 int "Number of milliseconds to delay between page writes"
425 default 0
426
427config SYS_I2C_EEPROM_ADDR_LEN
428 int "Length in bytes of the EEPROM memory array address"
429 default 1
430 help
431 Note: This is NOT the chip address length!
432
433config SYS_I2C_EEPROM_ADDR_OVERFLOW
434 hex "EEPROM Address Overflow"
435 default 0
436 help
437 EEPROM chips that implement "address overflow" are ones
438 like Catalyst 24WC04/08/16 which has 9/10/11 bits of
439 address and the extra bits end up in the "chip address" bit
440 slots. This makes a 24WC08 (1Kbyte) chip look like four 256
441 byte chips.
442
443endif
444
Mario Six86da8c12018-04-27 14:53:33 +0200445config GDSYS_RXAUI_CTRL
446 bool "Enable gdsys RXAUI control driver"
447 depends on MISC
448 help
449 Support gdsys FPGA's RXAUI control.
Mario Six7e862422018-07-31 14:24:15 +0200450
451config GDSYS_IOEP
452 bool "Enable gdsys IOEP driver"
453 depends on MISC
454 help
455 Support gdsys FPGA's IO endpoint driver.
Mario Sixd2166312018-08-06 10:23:46 +0200456
457config MPC83XX_SERDES
458 bool "Enable MPC83xx serdes driver"
459 depends on MISC
460 help
461 Support for serdes found on MPC83xx SoCs.
462
Tien Fong Chee62030002018-07-06 16:28:03 +0800463config FS_LOADER
464 bool "Enable loader driver for file system"
465 help
466 This is file system generic loader which can be used to load
467 the file image from the storage into target such as memory.
468
469 The consumer driver would then use this loader to program whatever,
470 ie. the FPGA device.
471
Mario Sixc0a2b082018-10-04 09:00:54 +0200472config GDSYS_SOC
473 bool "Enable gdsys SOC driver"
474 depends on MISC
475 help
476 Support for gdsys IHS SOC, a simple bus associated with each gdsys
477 IHS (Integrated Hardware Systems) FPGA, which holds all devices whose
478 register maps are contained within the FPGA's register map.
479
Mario Sixab88bd22018-10-04 09:00:55 +0200480config IHS_FPGA
481 bool "Enable IHS FPGA driver"
482 depends on MISC
483 help
484 Support IHS (Integrated Hardware Systems) FPGA, the main FPGAs on
485 gdsys devices, which supply the majority of the functionality offered
486 by the devices. This driver supports both CON and CPU variants of the
487 devices, depending on the device tree entry.
Tero Kristo344eb6d2020-02-14 11:18:15 +0200488config ESM_K3
489 bool "Enable K3 ESM driver"
490 depends on ARCH_K3
491 help
492 Support ESM (Error Signaling Module) on TI K3 SoCs.
Mario Sixab88bd22018-10-04 09:00:55 +0200493
Eugen Hristevf8164952019-10-09 09:23:39 +0000494config MICROCHIP_FLEXCOM
495 bool "Enable Microchip Flexcom driver"
496 depends on MISC
497 help
498 The Atmel Flexcom is just a wrapper which embeds a SPI controller,
499 an I2C controller and an USART.
500 Only one function can be used at a time and is chosen at boot time
501 according to the device tree.
502
Tero Kristo9d233b42019-10-24 15:00:46 +0530503config K3_AVS0
504 depends on ARCH_K3 && SPL_DM_REGULATOR
505 bool "AVS class 0 support for K3 devices"
506 help
507 K3 devices have the optimized voltage values for the main voltage
508 domains stored in efuse within the VTM IP. This driver reads the
509 optimized voltage from the efuse, so that it can be programmed
510 to the PMIC on board.
511
Tero Kristo3b36b382020-02-14 11:18:16 +0200512config ESM_PMIC
513 bool "Enable PMIC ESM driver"
514 depends on DM_PMIC
515 help
516 Support ESM (Error Signal Monitor) on PMIC devices. ESM is used
517 typically to reboot the board in error condition.
518
Masahiro Yamada0b11dbf2015-07-26 02:46:26 +0900519endmenu