blob: a569c77aeb602161e74966d610ee7ea5300efc63 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
13#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020014#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000015#include <config.h>
16#include <malloc.h>
17#include <asm/io.h>
18#include <phy.h>
19#include <miiphy.h>
20#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053021#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020022#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020023#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020024#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000025
26#if !defined(CONFIG_PHYLIB)
27# error XILINX_GEM_ETHERNET requires PHYLIB
28#endif
29
30/* Bit/mask specification */
31#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
32#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
33#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
34#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
35#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
36
37#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
38#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
39#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
40
41#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
42#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
43#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
44
45/* Wrap bit, last descriptor */
46#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
47#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020048#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000049
Michal Simek185f7d92012-09-13 20:23:34 +000050#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
51#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
52#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
53#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
54
Michal Simek80243522012-10-15 14:01:23 +020055#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
56#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
57#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
58#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Michal Simek6777f382015-09-08 17:07:01 +020059#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek185f7d92012-09-13 20:23:34 +000060
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053061#ifdef CONFIG_ARM64
62# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
63#else
64# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
65#endif
66
67#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
68 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000069 ZYNQ_GEM_NWCFG_FSREM | \
70 ZYNQ_GEM_NWCFG_MDCCLKDIV)
71
72#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
73
74#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
75/* Use full configured addressable space (8 Kb) */
76#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
77/* Use full configured addressable space (4 Kb) */
78#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
79/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
80#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
81
82#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
83 ZYNQ_GEM_DMACR_RXSIZE | \
84 ZYNQ_GEM_DMACR_TXSIZE | \
85 ZYNQ_GEM_DMACR_RXBUF)
86
Michal Simeke4d23182015-08-17 09:57:46 +020087#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
88
Michal Simekf97d7e82013-04-22 14:41:09 +020089/* Use MII register 1 (MII status register) to detect PHY */
90#define PHY_DETECT_REG 1
91
92/* Mask used to verify certain PHY features (or register contents)
93 * in the register above:
94 * 0x1000: 10Mbps full duplex support
95 * 0x0800: 10Mbps half duplex support
96 * 0x0008: Auto-negotiation support
97 */
98#define PHY_DETECT_MASK 0x1808
99
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530100/* TX BD status masks */
101#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
102#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
103#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
104
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800105/* Clock frequencies for different speeds */
106#define ZYNQ_GEM_FREQUENCY_10 2500000UL
107#define ZYNQ_GEM_FREQUENCY_100 25000000UL
108#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
109
Michal Simek185f7d92012-09-13 20:23:34 +0000110/* Device registers */
111struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200112 u32 nwctrl; /* 0x0 - Network Control reg */
113 u32 nwcfg; /* 0x4 - Network Config reg */
114 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000115 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200116 u32 dmacr; /* 0x10 - DMA Control reg */
117 u32 txsr; /* 0x14 - TX Status reg */
118 u32 rxqbase; /* 0x18 - RX Q Base address reg */
119 u32 txqbase; /* 0x1c - TX Q Base address reg */
120 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000121 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200122 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000123 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200124 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000125 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200126 u32 hashl; /* 0x80 - Hash Low address reg */
127 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000128#define LADDR_LOW 0
129#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200130 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
131 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200133#define STAT_SIZE 44
134 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700135 u32 reserved7[164];
136 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
137 u32 reserved8[15];
138 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000139};
140
141/* BD descriptors */
142struct emac_bd {
143 u32 addr; /* Next descriptor pointer */
144 u32 status;
145};
146
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530147#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530148/* Page table entries are set to 1MB, or multiples of 1MB
149 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
150 */
151#define BD_SPACE 0x100000
152/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200153#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000154
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700155/* Setup the first free TX descriptor */
156#define TX_FREE_DESC 2
157
Michal Simek185f7d92012-09-13 20:23:34 +0000158/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
159struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530160 struct emac_bd *tx_bd;
161 struct emac_bd *rx_bd;
162 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000163 u32 rxbd_current;
164 u32 rx_first_buf;
165 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200166 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100167 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100168 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200169 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000170 struct phy_device *phydev;
171 struct mii_dev *bus;
172};
173
Michal Simek3fac2722015-11-30 10:09:43 +0100174static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000175{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200176 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000177
178 /* Wait till MDIO interface is ready to accept a new transaction. */
179 while (--timeout) {
180 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
181 break;
182 WATCHDOG_RESET();
183 }
184
185 if (!timeout) {
186 printf("%s: Timeout\n", __func__);
187 return 1;
188 }
189
190 return 0;
191}
192
Michal Simekf2fc2762015-11-30 10:24:15 +0100193static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
194 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000195{
196 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100197 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000198
Michal Simek3fac2722015-11-30 10:09:43 +0100199 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000200 return 1;
201
202 /* Construct mgtcr mask for the operation */
203 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
204 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
205 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
206
207 /* Write mgtcr and wait for completion */
208 writel(mgtcr, &regs->phymntnc);
209
Michal Simek3fac2722015-11-30 10:09:43 +0100210 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000211 return 1;
212
213 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
214 *data = readl(&regs->phymntnc);
215
216 return 0;
217}
218
Michal Simekf2fc2762015-11-30 10:24:15 +0100219static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
220 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000221{
Michal Simek198e9a42015-10-07 16:34:51 +0200222 u32 ret;
223
Michal Simekf2fc2762015-11-30 10:24:15 +0100224 ret = phy_setup_op(priv, phy_addr, regnum,
225 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200226
227 if (!ret)
228 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
229 phy_addr, regnum, *val);
230
231 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000232}
233
Michal Simekf2fc2762015-11-30 10:24:15 +0100234static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
235 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000236{
Michal Simek198e9a42015-10-07 16:34:51 +0200237 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
238 regnum, data);
239
Michal Simekf2fc2762015-11-30 10:24:15 +0100240 return phy_setup_op(priv, phy_addr, regnum,
241 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000242}
243
Michal Simekb9047252015-11-30 13:38:32 +0100244static int phy_detection(struct eth_device *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200245{
246 int i;
247 u16 phyreg;
248 struct zynq_gem_priv *priv = dev->priv;
249
250 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100251 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200252 if ((phyreg != 0xFFFF) &&
253 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
254 /* Found a valid PHY address */
255 debug("Default phy address %d is valid\n",
256 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100257 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200258 } else {
259 debug("PHY address is not setup correctly %d\n",
260 priv->phyaddr);
261 priv->phyaddr = -1;
262 }
263 }
264
265 debug("detecting phy address\n");
266 if (priv->phyaddr == -1) {
267 /* detect the PHY address */
268 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100269 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200270 if ((phyreg != 0xFFFF) &&
271 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
272 /* Found a valid PHY address */
273 priv->phyaddr = i;
274 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100275 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200276 }
277 }
278 }
279 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100280 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200281}
282
Michal Simek185f7d92012-09-13 20:23:34 +0000283static int zynq_gem_setup_mac(struct eth_device *dev)
284{
285 u32 i, macaddrlow, macaddrhigh;
286 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
287
288 /* Set the MAC bits [31:0] in BOT */
289 macaddrlow = dev->enetaddr[0];
290 macaddrlow |= dev->enetaddr[1] << 8;
291 macaddrlow |= dev->enetaddr[2] << 16;
292 macaddrlow |= dev->enetaddr[3] << 24;
293
294 /* Set MAC bits [47:32] in TOP */
295 macaddrhigh = dev->enetaddr[4];
296 macaddrhigh |= dev->enetaddr[5] << 8;
297
298 for (i = 0; i < 4; i++) {
299 writel(0, &regs->laddr[i][LADDR_LOW]);
300 writel(0, &regs->laddr[i][LADDR_HIGH]);
301 /* Do not use MATCHx register */
302 writel(0, &regs->match[i]);
303 }
304
305 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
306 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
307
308 return 0;
309}
310
Michal Simek68cc3bd2015-11-30 13:54:43 +0100311static int zynq_phy_init(struct eth_device *dev)
312{
313 int ret;
314 struct zynq_gem_priv *priv = dev->priv;
Michal Simekc8e29272015-11-30 13:58:36 +0100315 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100316 const u32 supported = SUPPORTED_10baseT_Half |
317 SUPPORTED_10baseT_Full |
318 SUPPORTED_100baseT_Half |
319 SUPPORTED_100baseT_Full |
320 SUPPORTED_1000baseT_Half |
321 SUPPORTED_1000baseT_Full;
322
Michal Simekc8e29272015-11-30 13:58:36 +0100323 /* Enable only MDIO bus */
324 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
325
Michal Simek68cc3bd2015-11-30 13:54:43 +0100326 ret = phy_detection(dev);
327 if (ret) {
328 printf("GEM PHY init failed\n");
329 return ret;
330 }
331
332 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
333 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100334 if (!priv->phydev)
335 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100336
337 priv->phydev->supported = supported | ADVERTISED_Pause |
338 ADVERTISED_Asym_Pause;
339 priv->phydev->advertising = priv->phydev->supported;
340 phy_config(priv->phydev);
341
342 return 0;
343}
344
345static int zynq_gem_init(struct eth_device *dev, bd_t *bis)
Michal Simek185f7d92012-09-13 20:23:34 +0000346{
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800347 u32 i;
348 unsigned long clk_rate = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000349 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
350 struct zynq_gem_priv *priv = dev->priv;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700351 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
352 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000353
Michal Simek05868752013-01-24 13:04:12 +0100354 if (!priv->init) {
355 /* Disable all interrupts */
356 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000357
Michal Simek05868752013-01-24 13:04:12 +0100358 /* Disable the receiver & transmitter */
359 writel(0, &regs->nwctrl);
360 writel(0, &regs->txsr);
361 writel(0, &regs->rxsr);
362 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000363
Michal Simek05868752013-01-24 13:04:12 +0100364 /* Clear the Hash registers for the mac address
365 * pointed by AddressPtr
366 */
367 writel(0x0, &regs->hashl);
368 /* Write bits [63:32] in TOP */
369 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000370
Michal Simek05868752013-01-24 13:04:12 +0100371 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200372 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100373 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000374
Michal Simek05868752013-01-24 13:04:12 +0100375 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530376 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000377
Michal Simek05868752013-01-24 13:04:12 +0100378 for (i = 0; i < RX_BUF; i++) {
379 priv->rx_bd[i].status = 0xF0000000;
380 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530381 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000382 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100383 }
384 /* WRAP bit to last BD */
385 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
386 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530387 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000388
Michal Simek05868752013-01-24 13:04:12 +0100389 /* Setup for DMA Configuration register */
390 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000391
Michal Simek05868752013-01-24 13:04:12 +0100392 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200393 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000394
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700395 /* Disable the second priority queue */
396 dummy_tx_bd->addr = 0;
397 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
398 ZYNQ_GEM_TXBUF_LAST_MASK|
399 ZYNQ_GEM_TXBUF_USED_MASK;
400
401 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
402 ZYNQ_GEM_RXBUF_NEW_MASK;
403 dummy_rx_bd->status = 0;
404 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
405 sizeof(dummy_tx_bd));
406 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
407 sizeof(dummy_rx_bd));
408
409 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
410 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
411
Michal Simek05868752013-01-24 13:04:12 +0100412 priv->init++;
413 }
414
Michal Simek64a7ead2015-11-30 13:44:49 +0100415 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000416
Michal Simek64a7ead2015-11-30 13:44:49 +0100417 if (!priv->phydev->link) {
418 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100419 return -1;
420 }
421
Michal Simek64a7ead2015-11-30 13:44:49 +0100422 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200423 case SPEED_1000:
424 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
425 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800426 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200427 break;
428 case SPEED_100:
Michal Simek242b1542015-09-08 16:55:42 +0200429 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
430 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800431 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200432 break;
433 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800434 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200435 break;
436 }
David Andrey01fbf312013-04-05 17:24:24 +0200437
438 /* Change the rclk and clk only not using EMIO interface */
439 if (!priv->emio)
440 zynq_slcr_gem_clk_setup(dev->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800441 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200442
443 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
444 ZYNQ_GEM_NWCTRL_TXEN_MASK);
445
Michal Simek185f7d92012-09-13 20:23:34 +0000446 return 0;
447}
448
Michal Simeke4d23182015-08-17 09:57:46 +0200449static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
450 bool set, unsigned int timeout)
451{
452 u32 val;
453 unsigned long start = get_timer(0);
454
455 while (1) {
456 val = readl(reg);
457
458 if (!set)
459 val = ~val;
460
461 if ((val & mask) == mask)
462 return 0;
463
464 if (get_timer(start) > timeout)
465 break;
466
467 udelay(1);
468 }
469
470 debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
471 func, reg, mask, set);
472
473 return -ETIMEDOUT;
474}
475
Michal Simek185f7d92012-09-13 20:23:34 +0000476static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
477{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530478 u32 addr, size;
Michal Simek185f7d92012-09-13 20:23:34 +0000479 struct zynq_gem_priv *priv = dev->priv;
480 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200481 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000482
Michal Simek185f7d92012-09-13 20:23:34 +0000483 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530484 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000485
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530486 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530487 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200488 ZYNQ_GEM_TXBUF_LAST_MASK;
489 /* Dummy descriptor to mark it as the last in descriptor chain */
490 current_bd->addr = 0x0;
491 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
492 ZYNQ_GEM_TXBUF_LAST_MASK|
493 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530494
Michal Simek45c07742015-08-17 09:50:09 +0200495 /* setup BD */
496 writel((ulong)priv->tx_bd, &regs->txqbase);
497
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530498 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530499 addr &= ~(ARCH_DMA_MINALIGN - 1);
500 size = roundup(len, ARCH_DMA_MINALIGN);
501 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530502
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530503 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530504 addr &= ~(ARCH_DMA_MINALIGN - 1);
505 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
506 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530507 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000508
509 /* Start transmit */
510 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
511
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530512 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530513 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
514 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000515
Michal Simeke4d23182015-08-17 09:57:46 +0200516 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
517 true, 20000);
Michal Simek185f7d92012-09-13 20:23:34 +0000518}
519
520/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
521static int zynq_gem_recv(struct eth_device *dev)
522{
523 int frame_len;
524 struct zynq_gem_priv *priv = dev->priv;
525 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
526 struct emac_bd *first_bd;
527
528 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
529 return 0;
530
531 if (!(current_bd->status &
532 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
533 printf("GEM: SOF or EOF not set for last buffer received!\n");
534 return 0;
535 }
536
537 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
538 if (frame_len) {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530539 u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
540 addr &= ~(ARCH_DMA_MINALIGN - 1);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530541
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530542 net_process_received_packet((u8 *)(ulong)addr, frame_len);
Michal Simek185f7d92012-09-13 20:23:34 +0000543
544 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
545 priv->rx_first_buf = priv->rxbd_current;
546 else {
547 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
548 current_bd->status = 0xF0000000; /* FIXME */
549 }
550
551 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
552 first_bd = &priv->rx_bd[priv->rx_first_buf];
553 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
554 first_bd->status = 0xF0000000;
555 }
556
557 if ((++priv->rxbd_current) >= RX_BUF)
558 priv->rxbd_current = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000559 }
560
Michal Simek3b90d0a2013-01-25 08:24:18 +0100561 return frame_len;
Michal Simek185f7d92012-09-13 20:23:34 +0000562}
563
564static void zynq_gem_halt(struct eth_device *dev)
565{
566 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
567
Michal Simek80243522012-10-15 14:01:23 +0200568 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
569 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000570}
571
572static int zynq_gem_miiphyread(const char *devname, uchar addr,
573 uchar reg, ushort *val)
574{
575 struct eth_device *dev = eth_get_dev();
Michal Simekf2fc2762015-11-30 10:24:15 +0100576 struct zynq_gem_priv *priv = dev->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000577 int ret;
578
Michal Simekf2fc2762015-11-30 10:24:15 +0100579 ret = phyread(priv, addr, reg, val);
Michal Simek185f7d92012-09-13 20:23:34 +0000580 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
581 return ret;
582}
583
584static int zynq_gem_miiphy_write(const char *devname, uchar addr,
585 uchar reg, ushort val)
586{
587 struct eth_device *dev = eth_get_dev();
Michal Simekf2fc2762015-11-30 10:24:15 +0100588 struct zynq_gem_priv *priv = dev->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000589
590 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
Michal Simekf2fc2762015-11-30 10:24:15 +0100591 return phywrite(priv, addr, reg, val);
Michal Simek185f7d92012-09-13 20:23:34 +0000592}
593
Michal Simek58405372015-01-14 15:44:21 +0100594int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
595 int phy_addr, u32 emio)
Michal Simek185f7d92012-09-13 20:23:34 +0000596{
Michal Simekc8e29272015-11-30 13:58:36 +0100597 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000598 struct eth_device *dev;
599 struct zynq_gem_priv *priv;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530600 void *bd_space;
Michal Simek185f7d92012-09-13 20:23:34 +0000601
602 dev = calloc(1, sizeof(*dev));
603 if (dev == NULL)
604 return -1;
605
606 dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
607 if (dev->priv == NULL) {
608 free(dev);
609 return -1;
610 }
611 priv = dev->priv;
612
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530613 /* Align rxbuffers to ARCH_DMA_MINALIGN */
614 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
615 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
616
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530617 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530618 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200619 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
620 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530621
622 /* Initialize the bd spaces for tx and rx bd's */
623 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530624 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530625
David Andrey117cd4c2013-04-04 19:13:07 +0200626 priv->phyaddr = phy_addr;
David Andrey01fbf312013-04-05 17:24:24 +0200627 priv->emio = emio;
Michal Simek185f7d92012-09-13 20:23:34 +0000628
Michal Simek16ce6de2015-10-07 16:42:56 +0200629#ifndef CONFIG_ZYNQ_GEM_INTERFACE
630 priv->interface = PHY_INTERFACE_MODE_MII;
631#else
632 priv->interface = CONFIG_ZYNQ_GEM_INTERFACE;
633#endif
634
Michal Simek58405372015-01-14 15:44:21 +0100635 sprintf(dev->name, "Gem.%lx", base_addr);
Michal Simek185f7d92012-09-13 20:23:34 +0000636
637 dev->iobase = base_addr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100638 priv->iobase = (struct zynq_gem_regs *)base_addr;
Michal Simek185f7d92012-09-13 20:23:34 +0000639
640 dev->init = zynq_gem_init;
641 dev->halt = zynq_gem_halt;
642 dev->send = zynq_gem_send;
643 dev->recv = zynq_gem_recv;
644 dev->write_hwaddr = zynq_gem_setup_mac;
645
646 eth_register(dev);
647
648 miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
649 priv->bus = miiphy_get_dev_by_name(dev->name);
650
Michal Simekc8e29272015-11-30 13:58:36 +0100651 ret = zynq_phy_init(dev);
652 if (ret)
653 return ret;
654
Michal Simek185f7d92012-09-13 20:23:34 +0000655 return 1;
656}