blob: 027b49bf7b2c60305518c2137d1125ab50446ee3 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
13#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020014#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000015#include <config.h>
Michal Simekf88a6862014-02-24 11:16:30 +010016#include <fdtdec.h>
17#include <libfdt.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
22#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053023#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020024#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020025#include <asm/arch/sys_proto.h>
Michal Simek185f7d92012-09-13 20:23:34 +000026
27#if !defined(CONFIG_PHYLIB)
28# error XILINX_GEM_ETHERNET requires PHYLIB
29#endif
30
31/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020049#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000050
Michal Simek185f7d92012-09-13 20:23:34 +000051#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
Michal Simek80243522012-10-15 14:01:23 +020056#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Michal Simek185f7d92012-09-13 20:23:34 +000060#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */
Michal Simek80243522012-10-15 14:01:23 +020061#define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */
Michal Simek185f7d92012-09-13 20:23:34 +000062
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053063#ifdef CONFIG_ARM64
64# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
65#else
66# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
67#endif
68
69#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
70 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000071 ZYNQ_GEM_NWCFG_FSREM | \
72 ZYNQ_GEM_NWCFG_MDCCLKDIV)
73
74#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
75
76#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
77/* Use full configured addressable space (8 Kb) */
78#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
79/* Use full configured addressable space (4 Kb) */
80#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
81/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
82#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
83
84#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
85 ZYNQ_GEM_DMACR_RXSIZE | \
86 ZYNQ_GEM_DMACR_TXSIZE | \
87 ZYNQ_GEM_DMACR_RXBUF)
88
Michal Simekf97d7e82013-04-22 14:41:09 +020089/* Use MII register 1 (MII status register) to detect PHY */
90#define PHY_DETECT_REG 1
91
92/* Mask used to verify certain PHY features (or register contents)
93 * in the register above:
94 * 0x1000: 10Mbps full duplex support
95 * 0x0800: 10Mbps half duplex support
96 * 0x0008: Auto-negotiation support
97 */
98#define PHY_DETECT_MASK 0x1808
99
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530100/* TX BD status masks */
101#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
102#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
103#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
104
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800105/* Clock frequencies for different speeds */
106#define ZYNQ_GEM_FREQUENCY_10 2500000UL
107#define ZYNQ_GEM_FREQUENCY_100 25000000UL
108#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
109
Michal Simek185f7d92012-09-13 20:23:34 +0000110/* Device registers */
111struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200112 u32 nwctrl; /* 0x0 - Network Control reg */
113 u32 nwcfg; /* 0x4 - Network Config reg */
114 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000115 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200116 u32 dmacr; /* 0x10 - DMA Control reg */
117 u32 txsr; /* 0x14 - TX Status reg */
118 u32 rxqbase; /* 0x18 - RX Q Base address reg */
119 u32 txqbase; /* 0x1c - TX Q Base address reg */
120 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000121 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200122 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000123 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200124 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000125 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200126 u32 hashl; /* 0x80 - Hash Low address reg */
127 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000128#define LADDR_LOW 0
129#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200130 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
131 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200133#define STAT_SIZE 44
134 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700135 u32 reserved7[164];
136 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
137 u32 reserved8[15];
138 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000139};
140
141/* BD descriptors */
142struct emac_bd {
143 u32 addr; /* Next descriptor pointer */
144 u32 status;
145};
146
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530147#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530148/* Page table entries are set to 1MB, or multiples of 1MB
149 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
150 */
151#define BD_SPACE 0x100000
152/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200153#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000154
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700155/* Setup the first free TX descriptor */
156#define TX_FREE_DESC 2
157
Michal Simek185f7d92012-09-13 20:23:34 +0000158/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
159struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530160 struct emac_bd *tx_bd;
161 struct emac_bd *rx_bd;
162 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000163 u32 rxbd_current;
164 u32 rx_first_buf;
165 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200166 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100167 int init;
Michal Simek16ce6de2015-10-07 16:42:56 +0200168 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000169 struct phy_device *phydev;
170 struct mii_dev *bus;
171};
172
173static inline int mdio_wait(struct eth_device *dev)
174{
175 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200176 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000177
178 /* Wait till MDIO interface is ready to accept a new transaction. */
179 while (--timeout) {
180 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
181 break;
182 WATCHDOG_RESET();
183 }
184
185 if (!timeout) {
186 printf("%s: Timeout\n", __func__);
187 return 1;
188 }
189
190 return 0;
191}
192
193static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
194 u32 op, u16 *data)
195{
196 u32 mgtcr;
197 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
198
199 if (mdio_wait(dev))
200 return 1;
201
202 /* Construct mgtcr mask for the operation */
203 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
204 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
205 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
206
207 /* Write mgtcr and wait for completion */
208 writel(mgtcr, &regs->phymntnc);
209
210 if (mdio_wait(dev))
211 return 1;
212
213 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
214 *data = readl(&regs->phymntnc);
215
216 return 0;
217}
218
219static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
220{
Michal Simek198e9a42015-10-07 16:34:51 +0200221 u32 ret;
222
223 ret = phy_setup_op(dev, phy_addr, regnum,
Michal Simek185f7d92012-09-13 20:23:34 +0000224 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200225
226 if (!ret)
227 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
228 phy_addr, regnum, *val);
229
230 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000231}
232
233static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
234{
Michal Simek198e9a42015-10-07 16:34:51 +0200235 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
236 regnum, data);
237
Michal Simek185f7d92012-09-13 20:23:34 +0000238 return phy_setup_op(dev, phy_addr, regnum,
239 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
240}
241
Michal Simekf97d7e82013-04-22 14:41:09 +0200242static void phy_detection(struct eth_device *dev)
243{
244 int i;
245 u16 phyreg;
246 struct zynq_gem_priv *priv = dev->priv;
247
248 if (priv->phyaddr != -1) {
249 phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
250 if ((phyreg != 0xFFFF) &&
251 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
252 /* Found a valid PHY address */
253 debug("Default phy address %d is valid\n",
254 priv->phyaddr);
255 return;
256 } else {
257 debug("PHY address is not setup correctly %d\n",
258 priv->phyaddr);
259 priv->phyaddr = -1;
260 }
261 }
262
263 debug("detecting phy address\n");
264 if (priv->phyaddr == -1) {
265 /* detect the PHY address */
266 for (i = 31; i >= 0; i--) {
267 phyread(dev, i, PHY_DETECT_REG, &phyreg);
268 if ((phyreg != 0xFFFF) &&
269 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
270 /* Found a valid PHY address */
271 priv->phyaddr = i;
272 debug("Found valid phy address, %d\n", i);
273 return;
274 }
275 }
276 }
277 printf("PHY is not detected\n");
278}
279
Michal Simek185f7d92012-09-13 20:23:34 +0000280static int zynq_gem_setup_mac(struct eth_device *dev)
281{
282 u32 i, macaddrlow, macaddrhigh;
283 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
284
285 /* Set the MAC bits [31:0] in BOT */
286 macaddrlow = dev->enetaddr[0];
287 macaddrlow |= dev->enetaddr[1] << 8;
288 macaddrlow |= dev->enetaddr[2] << 16;
289 macaddrlow |= dev->enetaddr[3] << 24;
290
291 /* Set MAC bits [47:32] in TOP */
292 macaddrhigh = dev->enetaddr[4];
293 macaddrhigh |= dev->enetaddr[5] << 8;
294
295 for (i = 0; i < 4; i++) {
296 writel(0, &regs->laddr[i][LADDR_LOW]);
297 writel(0, &regs->laddr[i][LADDR_HIGH]);
298 /* Do not use MATCHx register */
299 writel(0, &regs->match[i]);
300 }
301
302 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
303 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
304
305 return 0;
306}
307
308static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
309{
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800310 u32 i;
311 unsigned long clk_rate = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000312 struct phy_device *phydev;
Michal Simek185f7d92012-09-13 20:23:34 +0000313 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
314 struct zynq_gem_priv *priv = dev->priv;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700315 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
316 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000317 const u32 supported = SUPPORTED_10baseT_Half |
318 SUPPORTED_10baseT_Full |
319 SUPPORTED_100baseT_Half |
320 SUPPORTED_100baseT_Full |
321 SUPPORTED_1000baseT_Half |
322 SUPPORTED_1000baseT_Full;
323
Michal Simek05868752013-01-24 13:04:12 +0100324 if (!priv->init) {
325 /* Disable all interrupts */
326 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000327
Michal Simek05868752013-01-24 13:04:12 +0100328 /* Disable the receiver & transmitter */
329 writel(0, &regs->nwctrl);
330 writel(0, &regs->txsr);
331 writel(0, &regs->rxsr);
332 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000333
Michal Simek05868752013-01-24 13:04:12 +0100334 /* Clear the Hash registers for the mac address
335 * pointed by AddressPtr
336 */
337 writel(0x0, &regs->hashl);
338 /* Write bits [63:32] in TOP */
339 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000340
Michal Simek05868752013-01-24 13:04:12 +0100341 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200342 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100343 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000344
Michal Simek05868752013-01-24 13:04:12 +0100345 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530346 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000347
Michal Simek05868752013-01-24 13:04:12 +0100348 for (i = 0; i < RX_BUF; i++) {
349 priv->rx_bd[i].status = 0xF0000000;
350 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530351 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000352 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100353 }
354 /* WRAP bit to last BD */
355 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
356 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530357 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000358
Michal Simek05868752013-01-24 13:04:12 +0100359 /* Setup for DMA Configuration register */
360 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000361
Michal Simek05868752013-01-24 13:04:12 +0100362 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200363 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000364
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700365 /* Disable the second priority queue */
366 dummy_tx_bd->addr = 0;
367 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
368 ZYNQ_GEM_TXBUF_LAST_MASK|
369 ZYNQ_GEM_TXBUF_USED_MASK;
370
371 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
372 ZYNQ_GEM_RXBUF_NEW_MASK;
373 dummy_rx_bd->status = 0;
374 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
375 sizeof(dummy_tx_bd));
376 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
377 sizeof(dummy_rx_bd));
378
379 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
380 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
381
Michal Simek05868752013-01-24 13:04:12 +0100382 priv->init++;
383 }
384
Michal Simekf97d7e82013-04-22 14:41:09 +0200385 phy_detection(dev);
386
Michal Simek185f7d92012-09-13 20:23:34 +0000387 /* interface - look at tsec */
Michal Simekc1a9fa42014-02-25 10:25:38 +0100388 phydev = phy_connect(priv->bus, priv->phyaddr, dev,
Michal Simek16ce6de2015-10-07 16:42:56 +0200389 priv->interface);
Michal Simek185f7d92012-09-13 20:23:34 +0000390
Michal Simek80243522012-10-15 14:01:23 +0200391 phydev->supported = supported | ADVERTISED_Pause |
392 ADVERTISED_Asym_Pause;
Michal Simek185f7d92012-09-13 20:23:34 +0000393 phydev->advertising = phydev->supported;
394 priv->phydev = phydev;
395 phy_config(phydev);
396 phy_startup(phydev);
397
Michal Simek4ed4aa22013-11-12 14:25:29 +0100398 if (!phydev->link) {
399 printf("%s: No link.\n", phydev->dev->name);
400 return -1;
401 }
402
Michal Simek80243522012-10-15 14:01:23 +0200403 switch (phydev->speed) {
404 case SPEED_1000:
405 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
406 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800407 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200408 break;
409 case SPEED_100:
410 clrsetbits_le32(&regs->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000,
411 ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800412 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200413 break;
414 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800415 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200416 break;
417 }
David Andrey01fbf312013-04-05 17:24:24 +0200418
419 /* Change the rclk and clk only not using EMIO interface */
420 if (!priv->emio)
421 zynq_slcr_gem_clk_setup(dev->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800422 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200423
424 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
425 ZYNQ_GEM_NWCTRL_TXEN_MASK);
426
Michal Simek185f7d92012-09-13 20:23:34 +0000427 return 0;
428}
429
430static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
431{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530432 u32 addr, size;
Michal Simek185f7d92012-09-13 20:23:34 +0000433 struct zynq_gem_priv *priv = dev->priv;
434 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200435 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000436
Michal Simek185f7d92012-09-13 20:23:34 +0000437 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530438 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000439
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530440 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530441 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200442 ZYNQ_GEM_TXBUF_LAST_MASK;
443 /* Dummy descriptor to mark it as the last in descriptor chain */
444 current_bd->addr = 0x0;
445 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
446 ZYNQ_GEM_TXBUF_LAST_MASK|
447 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530448
Michal Simek45c07742015-08-17 09:50:09 +0200449 /* setup BD */
450 writel((ulong)priv->tx_bd, &regs->txqbase);
451
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530452 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530453 addr &= ~(ARCH_DMA_MINALIGN - 1);
454 size = roundup(len, ARCH_DMA_MINALIGN);
455 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530456
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530457 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530458 addr &= ~(ARCH_DMA_MINALIGN - 1);
459 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
460 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530461 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000462
463 /* Start transmit */
464 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
465
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530466 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530467 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
468 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000469
Michal Simek185f7d92012-09-13 20:23:34 +0000470 return 0;
471}
472
473/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
474static int zynq_gem_recv(struct eth_device *dev)
475{
476 int frame_len;
477 struct zynq_gem_priv *priv = dev->priv;
478 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
479 struct emac_bd *first_bd;
480
481 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
482 return 0;
483
484 if (!(current_bd->status &
485 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
486 printf("GEM: SOF or EOF not set for last buffer received!\n");
487 return 0;
488 }
489
490 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
491 if (frame_len) {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530492 u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
493 addr &= ~(ARCH_DMA_MINALIGN - 1);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530494
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530495 net_process_received_packet((u8 *)(ulong)addr, frame_len);
Michal Simek185f7d92012-09-13 20:23:34 +0000496
497 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
498 priv->rx_first_buf = priv->rxbd_current;
499 else {
500 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
501 current_bd->status = 0xF0000000; /* FIXME */
502 }
503
504 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
505 first_bd = &priv->rx_bd[priv->rx_first_buf];
506 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
507 first_bd->status = 0xF0000000;
508 }
509
510 if ((++priv->rxbd_current) >= RX_BUF)
511 priv->rxbd_current = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000512 }
513
Michal Simek3b90d0a2013-01-25 08:24:18 +0100514 return frame_len;
Michal Simek185f7d92012-09-13 20:23:34 +0000515}
516
517static void zynq_gem_halt(struct eth_device *dev)
518{
519 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
520
Michal Simek80243522012-10-15 14:01:23 +0200521 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
522 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000523}
524
525static int zynq_gem_miiphyread(const char *devname, uchar addr,
526 uchar reg, ushort *val)
527{
528 struct eth_device *dev = eth_get_dev();
529 int ret;
530
531 ret = phyread(dev, addr, reg, val);
532 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
533 return ret;
534}
535
536static int zynq_gem_miiphy_write(const char *devname, uchar addr,
537 uchar reg, ushort val)
538{
539 struct eth_device *dev = eth_get_dev();
540
541 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
542 return phywrite(dev, addr, reg, val);
543}
544
Michal Simek58405372015-01-14 15:44:21 +0100545int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
546 int phy_addr, u32 emio)
Michal Simek185f7d92012-09-13 20:23:34 +0000547{
548 struct eth_device *dev;
549 struct zynq_gem_priv *priv;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530550 void *bd_space;
Michal Simek185f7d92012-09-13 20:23:34 +0000551
552 dev = calloc(1, sizeof(*dev));
553 if (dev == NULL)
554 return -1;
555
556 dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
557 if (dev->priv == NULL) {
558 free(dev);
559 return -1;
560 }
561 priv = dev->priv;
562
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530563 /* Align rxbuffers to ARCH_DMA_MINALIGN */
564 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
565 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
566
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530567 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530568 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200569 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
570 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530571
572 /* Initialize the bd spaces for tx and rx bd's */
573 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530574 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530575
David Andrey117cd4c2013-04-04 19:13:07 +0200576 priv->phyaddr = phy_addr;
David Andrey01fbf312013-04-05 17:24:24 +0200577 priv->emio = emio;
Michal Simek185f7d92012-09-13 20:23:34 +0000578
Michal Simek16ce6de2015-10-07 16:42:56 +0200579#ifndef CONFIG_ZYNQ_GEM_INTERFACE
580 priv->interface = PHY_INTERFACE_MODE_MII;
581#else
582 priv->interface = CONFIG_ZYNQ_GEM_INTERFACE;
583#endif
584
Michal Simek58405372015-01-14 15:44:21 +0100585 sprintf(dev->name, "Gem.%lx", base_addr);
Michal Simek185f7d92012-09-13 20:23:34 +0000586
587 dev->iobase = base_addr;
588
589 dev->init = zynq_gem_init;
590 dev->halt = zynq_gem_halt;
591 dev->send = zynq_gem_send;
592 dev->recv = zynq_gem_recv;
593 dev->write_hwaddr = zynq_gem_setup_mac;
594
595 eth_register(dev);
596
597 miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
598 priv->bus = miiphy_get_dev_by_name(dev->name);
599
600 return 1;
601}
Michal Simekf88a6862014-02-24 11:16:30 +0100602
Masahiro Yamada0f925822015-08-12 07:31:55 +0900603#if CONFIG_IS_ENABLED(OF_CONTROL)
Michal Simekf88a6862014-02-24 11:16:30 +0100604int zynq_gem_of_init(const void *blob)
605{
606 int offset = 0;
607 u32 ret = 0;
608 u32 reg, phy_reg;
609
610 debug("ZYNQ GEM: Initialization\n");
611
612 do {
613 offset = fdt_node_offset_by_compatible(blob, offset,
614 "xlnx,ps7-ethernet-1.00.a");
615 if (offset != -1) {
616 reg = fdtdec_get_addr(blob, offset, "reg");
617 if (reg != FDT_ADDR_T_NONE) {
618 offset = fdtdec_lookup_phandle(blob, offset,
619 "phy-handle");
620 if (offset != -1)
621 phy_reg = fdtdec_get_addr(blob, offset,
622 "reg");
623 else
624 phy_reg = 0;
625
626 debug("ZYNQ GEM: addr %x, phyaddr %x\n",
627 reg, phy_reg);
628
629 ret |= zynq_gem_initialize(NULL, reg,
630 phy_reg, 0);
631
632 } else {
633 debug("ZYNQ GEM: Can't get base address\n");
634 return -1;
635 }
636 }
637 } while (offset != -1);
638
639 return ret;
640}
641#endif