blob: f7f1b8fc21f5cce1df79f8d15ee3911510fdd430 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut1c38c362020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk138b6082011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burtonf1ae3822014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut1c38c362020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burtonf1ae3822014-04-07 16:41:46 +010079
Marek Vasut97d5c142020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut1c38c362020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut1c38c362020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Marek Vasut60074d92020-05-17 16:31:04 +020085 pci_dev_t dev;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020086 int cur_rx;
87 int cur_tx;
Marek Vasut97d5c142020-05-17 15:10:41 +020088};
wdenkc6097192002-11-03 00:24:07 +000089
Marek Vasut97d5c142020-05-17 15:10:41 +020090static struct pcnet_priv *lp;
wdenkc6097192002-11-03 00:24:07 +000091
92/* Offsets from base I/O address for WIO mode */
93#define PCNET_RDP 0x10
94#define PCNET_RAP 0x12
95#define PCNET_RESET 0x14
96#define PCNET_BDP 0x16
97
Paul Burton6011dab2013-11-08 11:18:43 +000098static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000099{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200100 void __iomem *base = (void __iomem *)dev->iobase;
101
102 writew(index, base + PCNET_RAP);
103 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000104}
105
Paul Burton6011dab2013-11-08 11:18:43 +0000106static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000107{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200108 void __iomem *base = (void __iomem *)dev->iobase;
109
110 writew(index, base + PCNET_RAP);
111 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000112}
113
Paul Burton6011dab2013-11-08 11:18:43 +0000114static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000115{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200116 void __iomem *base = (void __iomem *)dev->iobase;
117
118 writew(index, base + PCNET_RAP);
119 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000120}
121
Paul Burton6011dab2013-11-08 11:18:43 +0000122static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000123{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200124 void __iomem *base = (void __iomem *)dev->iobase;
125
126 writew(index, base + PCNET_RAP);
127 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000128}
129
Paul Burton6011dab2013-11-08 11:18:43 +0000130static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000131{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200132 void __iomem *base = (void __iomem *)dev->iobase;
133
134 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000135}
136
Paul Burton6011dab2013-11-08 11:18:43 +0000137static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000138{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200139 void __iomem *base = (void __iomem *)dev->iobase;
140
141 writew(88, base + PCNET_RAP);
142 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000143}
144
Marek Vasut60074d92020-05-17 16:31:04 +0200145static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100146{
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100147 void *virt_addr = addr;
148
Marek Vasut60074d92020-05-17 16:31:04 +0200149 return pci_virt_to_mem(lp->dev, virt_addr);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100150}
wdenkc6097192002-11-03 00:24:07 +0000151
152static struct pci_device_id supported[] = {
Marek Vasute4797c32020-05-17 17:33:17 +0200153 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200154 {}
wdenkc6097192002-11-03 00:24:07 +0000155};
156
Paul Burton6011dab2013-11-08 11:18:43 +0000157static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000158{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200159 int chip_version;
160 char *chipname;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200161 int i;
wdenkc6097192002-11-03 00:24:07 +0000162
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200163 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000164 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000165
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200166 /* Check if register access is working */
Paul Burton6011dab2013-11-08 11:18:43 +0000167 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
168 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200169 return -1;
170 }
wdenkc6097192002-11-03 00:24:07 +0000171
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200172 /* Identify the chip */
173 chip_version =
Paul Burton6011dab2013-11-08 11:18:43 +0000174 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200175 if ((chip_version & 0xfff) != 0x003)
176 return -1;
177 chip_version = (chip_version >> 12) & 0xffff;
178 switch (chip_version) {
179 case 0x2621:
180 chipname = "PCnet/PCI II 79C970A"; /* PCI */
181 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200182 case 0x2625:
183 chipname = "PCnet/FAST III 79C973"; /* PCI */
184 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200185 case 0x2627:
186 chipname = "PCnet/FAST III 79C975"; /* PCI */
187 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200188 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000189 printf("%s: PCnet version %#x not supported\n",
190 dev->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200191 return -1;
192 }
wdenkc6097192002-11-03 00:24:07 +0000193
Paul Burton6011dab2013-11-08 11:18:43 +0000194 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000195
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200196 /*
197 * In most chips, after a chip reset, the ethernet address is read from
198 * the station address PROM at the base address and programmed into the
199 * "Physical Address Registers" CSR12-14.
200 */
201 for (i = 0; i < 3; i++) {
202 unsigned int val;
203
Paul Burton6011dab2013-11-08 11:18:43 +0000204 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200205 /* There may be endianness issues here. */
206 dev->enetaddr[2 * i] = val & 0x0ff;
207 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
208 }
wdenkc6097192002-11-03 00:24:07 +0000209
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200210 return 0;
wdenkc6097192002-11-03 00:24:07 +0000211}
212
Paul Burton6011dab2013-11-08 11:18:43 +0000213static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000214{
Paul Burtonf1ae3822014-04-07 16:41:46 +0100215 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200216 int i, val;
Paul Burton442d2e02016-05-26 14:49:35 +0100217 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000218
Paul Burton6011dab2013-11-08 11:18:43 +0000219 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000220
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200221 /* Switch pcnet to 32bit mode */
Paul Burton6011dab2013-11-08 11:18:43 +0000222 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000223
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200224 /* Set/reset autoselect bit */
Paul Burton6011dab2013-11-08 11:18:43 +0000225 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200226 val |= 2;
Paul Burton6011dab2013-11-08 11:18:43 +0000227 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000228
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200229 /* Enable auto negotiate, setup, disable fd */
Paul Burton6011dab2013-11-08 11:18:43 +0000230 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200231 val |= 0x20;
Paul Burton6011dab2013-11-08 11:18:43 +0000232 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000233
wdenkc6097192002-11-03 00:24:07 +0000234 /*
Paul Burton62715a22013-11-08 11:18:46 +0000235 * Enable NOUFLO on supported controllers, with the transmit
236 * start point set to the full packet. This will cause entire
237 * packets to be buffered by the ethernet controller before
238 * transmission, eliminating underflows which are common on
239 * slower devices. Controllers which do not support NOUFLO will
240 * simply be left with a larger transmit FIFO threshold.
241 */
242 val = pcnet_read_bcr(dev, 18);
243 val |= 1 << 11;
244 pcnet_write_bcr(dev, 18, val);
245 val = pcnet_read_csr(dev, 80);
246 val |= 0x3 << 10;
247 pcnet_write_csr(dev, 80, val);
248
Paul Burtonf1ae3822014-04-07 16:41:46 +0100249 uc = lp->uc;
250
251 uc->init_block.mode = cpu_to_le16(0x0000);
252 uc->init_block.filter[0] = 0x00000000;
253 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000254
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200255 /*
256 * Initialize the Rx ring.
257 */
258 lp->cur_rx = 0;
259 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut60074d92020-05-17 16:31:04 +0200260 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100261 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100262 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
263 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200264 PCNET_DEBUG1
265 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100266 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
267 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000268 }
wdenkc6097192002-11-03 00:24:07 +0000269
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200270 /*
271 * Initialize the Tx ring. The Tx buffer address is filled in as
272 * needed, but we do need to clear the upper ownership bit.
273 */
274 lp->cur_tx = 0;
275 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100276 uc->tx_ring[i].base = 0;
277 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200278 }
279
280 /*
281 * Setup Init Block.
282 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100283 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200284
285 for (i = 0; i < 6; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100286 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
287 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200288 }
289
Paul Burtonf1ae3822014-04-07 16:41:46 +0100290 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000291 RX_RING_LEN_BITS);
Marek Vasut60074d92020-05-17 16:31:04 +0200292 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100293 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut60074d92020-05-17 16:31:04 +0200294 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100295 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200296
Paul Burton6011dab2013-11-08 11:18:43 +0000297 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100298 uc->init_block.tlen_rlen,
299 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200300
301 /*
302 * Tell the controller where the Init Block is located.
303 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100304 barrier();
Marek Vasut60074d92020-05-17 16:31:04 +0200305 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Paul Burton6011dab2013-11-08 11:18:43 +0000306 pcnet_write_csr(dev, 1, addr & 0xffff);
307 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200308
Paul Burton6011dab2013-11-08 11:18:43 +0000309 pcnet_write_csr(dev, 4, 0x0915);
310 pcnet_write_csr(dev, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200311
312 /* Wait for Init Done bit */
313 for (i = 10000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000314 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200315 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000316 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200317 }
318 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000319 printf("%s: TIMEOUT: controller init failed\n", dev->name);
320 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200321 return -1;
322 }
323
324 /*
325 * Finally start network controller operation.
326 */
Paul Burton6011dab2013-11-08 11:18:43 +0000327 pcnet_write_csr(dev, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200328
329 return 0;
wdenkc6097192002-11-03 00:24:07 +0000330}
331
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000332static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000333{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200334 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100335 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100336 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000337
Paul Burton6011dab2013-11-08 11:18:43 +0000338 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
339 packet);
wdenkc6097192002-11-03 00:24:07 +0000340
Paul Burtonf3ac8662013-11-08 11:18:45 +0000341 flush_dcache_range((unsigned long)packet,
342 (unsigned long)packet + pkt_len);
343
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200344 /* Wait for completion by testing the OWN bit */
345 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100346 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200347 if ((status & 0x8000) == 0)
348 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000349 udelay(100);
350 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200351 }
352 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000353 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
354 dev->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200355 pkt_len = 0;
356 goto failure;
357 }
wdenkc6097192002-11-03 00:24:07 +0000358
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200359 /*
360 * Setup Tx ring. Caution: the write order is important here,
361 * set the status with the "ownership" bits last.
362 */
Marek Vasut60074d92020-05-17 16:31:04 +0200363 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton6fb49e42014-04-07 16:41:48 +0100364 writew(-pkt_len, &entry->length);
365 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100366 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100367 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200368
369 /* Trigger an immediate send poll. */
Paul Burton6011dab2013-11-08 11:18:43 +0000370 pcnet_write_csr(dev, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200371
372 failure:
373 if (++lp->cur_tx >= TX_RING_SIZE)
374 lp->cur_tx = 0;
375
Paul Burton6011dab2013-11-08 11:18:43 +0000376 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200377 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000378}
379
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200380static int pcnet_recv (struct eth_device *dev)
381{
382 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100383 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200384 int pkt_len = 0;
Paul Burton6fb49e42014-04-07 16:41:48 +0100385 u16 status, err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200386
387 while (1) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100388 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200389 /*
390 * If we own the next entry, it's a new packet. Send it up.
391 */
Paul Burton6fb49e42014-04-07 16:41:48 +0100392 status = readw(&entry->status);
Paul Burton6011dab2013-11-08 11:18:43 +0000393 if ((status & 0x8000) != 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200394 break;
Paul Burton6fb49e42014-04-07 16:41:48 +0100395 err_status = status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200396
Paul Burton6fb49e42014-04-07 16:41:48 +0100397 if (err_status != 0x03) { /* There was an error. */
Paul Burton6011dab2013-11-08 11:18:43 +0000398 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton6fb49e42014-04-07 16:41:48 +0100399 PCNET_DEBUG1(" (status=0x%x)", err_status);
400 if (err_status & 0x20)
Paul Burton6011dab2013-11-08 11:18:43 +0000401 printf(" Frame");
Paul Burton6fb49e42014-04-07 16:41:48 +0100402 if (err_status & 0x10)
Paul Burton6011dab2013-11-08 11:18:43 +0000403 printf(" Overflow");
Paul Burton6fb49e42014-04-07 16:41:48 +0100404 if (err_status & 0x08)
Paul Burton6011dab2013-11-08 11:18:43 +0000405 printf(" CRC");
Paul Burton6fb49e42014-04-07 16:41:48 +0100406 if (err_status & 0x04)
Paul Burton6011dab2013-11-08 11:18:43 +0000407 printf(" Fifo");
408 printf(" Error\n");
Paul Burton6fb49e42014-04-07 16:41:48 +0100409 status &= 0x03ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200410
411 } else {
Paul Burton6fb49e42014-04-07 16:41:48 +0100412 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200413 if (pkt_len < 60) {
Paul Burton6011dab2013-11-08 11:18:43 +0000414 printf("%s: Rx%d: invalid packet length %d\n",
415 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200416 } else {
Marek Vasut1c38c362020-05-17 16:16:45 +0200417 buf = lp->rx_buf[lp->cur_rx];
Paul Burtona354ddc2014-04-07 16:41:47 +0100418 invalidate_dcache_range((unsigned long)buf,
419 (unsigned long)buf + pkt_len);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500420 net_process_received_packet(buf, pkt_len);
Paul Burton6011dab2013-11-08 11:18:43 +0000421 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burtona354ddc2014-04-07 16:41:47 +0100422 lp->cur_rx, pkt_len, buf);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200423 }
424 }
Paul Burton6fb49e42014-04-07 16:41:48 +0100425
426 status |= 0x8000;
427 writew(status, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200428
429 if (++lp->cur_rx >= RX_RING_SIZE)
430 lp->cur_rx = 0;
431 }
432 return pkt_len;
433}
434
Paul Burton6011dab2013-11-08 11:18:43 +0000435static void pcnet_halt(struct eth_device *dev)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200436{
437 int i;
438
Paul Burton6011dab2013-11-08 11:18:43 +0000439 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200440
441 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000442 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200443
444 /* Wait for Stop bit */
445 for (i = 1000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000446 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200447 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000448 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200449 }
Paul Burton6011dab2013-11-08 11:18:43 +0000450 if (i <= 0)
451 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200452}
Marek Vasut69e08bd2020-05-17 16:31:41 +0200453
454int pcnet_initialize(bd_t *bis)
455{
456 pci_dev_t devbusfn;
457 struct eth_device *dev;
458 u16 command, status;
459 int dev_nr = 0;
460 u32 bar;
461
462 PCNET_DEBUG1("\npcnet_initialize...\n");
463
464 for (dev_nr = 0; ; dev_nr++) {
465 /*
466 * Find the PCnet PCI device(s).
467 */
468 devbusfn = pci_find_devices(supported, dev_nr);
469 if (devbusfn < 0)
470 break;
471
472 /*
473 * Allocate and pre-fill the device structure.
474 */
475 dev = calloc(1, sizeof(*dev));
476 if (!dev) {
477 printf("pcnet: Can not allocate memory\n");
478 break;
479 }
480
481 /*
482 * We only maintain one structure because the drivers will
483 * never be used concurrently. In 32bit mode the RX and TX
484 * ring entries must be aligned on 16-byte boundaries.
485 */
486 if (!lp) {
487 lp = malloc_cache_aligned(sizeof(*lp));
488 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
489 sizeof(lp->ucp), MAP_NOCACHE);
490 flush_dcache_range((unsigned long)lp,
491 (unsigned long)lp + sizeof(*lp));
492 }
493
Marek Vasut60074d92020-05-17 16:31:04 +0200494 lp->dev = devbusfn;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200495 sprintf(dev->name, "pcnet#%d", dev_nr);
496
497 /*
498 * Setup the PCI device.
499 */
500 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
501 dev->iobase = pci_mem_to_phys(devbusfn, bar);
502 dev->iobase &= ~0xf;
503
504 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
505 dev->name, devbusfn, (unsigned long)dev->iobase);
506
507 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
508 pci_write_config_word(devbusfn, PCI_COMMAND, command);
509 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
510 if ((status & command) != command) {
511 printf("%s: Couldn't enable IO access or Bus Mastering\n",
512 dev->name);
513 free(dev);
514 continue;
515 }
516
517 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
518
519 /*
520 * Probe the PCnet chip.
521 */
522 if (pcnet_probe(dev, bis, dev_nr) < 0) {
523 free(dev);
524 continue;
525 }
526
527 /*
528 * Setup device structure and register the driver.
529 */
530 dev->init = pcnet_init;
531 dev->halt = pcnet_halt;
532 dev->send = pcnet_send;
533 dev->recv = pcnet_recv;
534
535 eth_register(dev);
536 }
537
538 udelay(10 * 1000);
539
540 return dev_nr;
541}