blob: 52ea9b3416761916bd3bdd2a9d20e19e8f0f76e4 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Gala69bcf5b2010-03-29 13:50:31 -05002 * Copyright 2004, 2007-2010 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * Copyright (C) 2003 Motorola,Inc.
wdenk42d1f032003-10-15 23:53:47 +00004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
25 *
26 * The processor starts at 0xfffffffc and the code is first executed in the
27 * last 4K page(0xfffff000-0xffffffff) in flash/rom.
28 *
29 */
30
31#include <config.h>
32#include <mpc85xx.h>
Peter Tyser561858e2008-11-03 09:30:59 -060033#include <timestamp.h>
wdenk42d1f032003-10-15 23:53:47 +000034#include <version.h>
35
36#define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
37
38#include <ppc_asm.tmpl>
39#include <ppc_defs.h>
40
41#include <asm/cache.h>
42#include <asm/mmu.h>
43
44#ifndef CONFIG_IDENT_STRING
45#define CONFIG_IDENT_STRING ""
46#endif
47
48#undef MSR_KERNEL
Andy Fleming61a21e92007-08-14 01:34:21 -050049#define MSR_KERNEL ( MSR_ME ) /* Machine Check */
wdenk42d1f032003-10-15 23:53:47 +000050
51/*
52 * Set up GOT: Global Offset Table
53 *
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +010054 * Use r12 to access the GOT
wdenk42d1f032003-10-15 23:53:47 +000055 */
56 START_GOT
57 GOT_ENTRY(_GOT2_TABLE_)
58 GOT_ENTRY(_FIXUP_TABLE_)
59
Mingkai Hu7da53352009-09-11 14:19:10 +080060#ifndef CONFIG_NAND_SPL
wdenk42d1f032003-10-15 23:53:47 +000061 GOT_ENTRY(_start)
62 GOT_ENTRY(_start_of_vectors)
63 GOT_ENTRY(_end_of_vectors)
64 GOT_ENTRY(transfer_to_handler)
Mingkai Hu7da53352009-09-11 14:19:10 +080065#endif
wdenk42d1f032003-10-15 23:53:47 +000066
67 GOT_ENTRY(__init_end)
68 GOT_ENTRY(_end)
69 GOT_ENTRY(__bss_start)
70 END_GOT
71
72/*
73 * e500 Startup -- after reset only the last 4KB of the effective
74 * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
75 * section is located at THIS LAST page and basically does three
76 * things: clear some registers, set up exception tables and
77 * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
78 * continue the boot procedure.
79
80 * Once the boot rom is mapped by TLB entries we can proceed
81 * with normal startup.
82 *
83 */
84
Andy Fleming61a21e92007-08-14 01:34:21 -050085 .section .bootpg,"ax"
86 .globl _start_e500
wdenk42d1f032003-10-15 23:53:47 +000087
88_start_e500:
wdenk97d80fc2004-06-09 00:34:46 +000089
Andy Fleming61a21e92007-08-14 01:34:21 -050090/* clear registers/arrays not reset by hardware */
wdenk42d1f032003-10-15 23:53:47 +000091
Andy Fleming61a21e92007-08-14 01:34:21 -050092 /* L1 */
93 li r0,2
94 mtspr L1CSR0,r0 /* invalidate d-cache */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020095 mtspr L1CSR1,r0 /* invalidate i-cache */
wdenk42d1f032003-10-15 23:53:47 +000096
97 mfspr r1,DBSR
98 mtspr DBSR,r1 /* Clear all valid bits */
99
Andy Fleming61a21e92007-08-14 01:34:21 -0500100 /*
101 * Enable L1 Caches early
102 *
103 */
wdenk42d1f032003-10-15 23:53:47 +0000104
Kumar Gala82fd1f82009-03-19 02:53:01 -0500105#if defined(CONFIG_E500MC) && defined(CONFIG_SYS_CACHE_STASHING)
106 /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
107 li r2,(32 + 0)
108 mtspr L1CSR2,r2
109#endif
110
Kumar Gala33f57bd2010-03-26 15:14:43 -0500111 /* Enable/invalidate the I-Cache */
112 lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
113 ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
114 mtspr SPRN_L1CSR1,r2
1151:
116 mfspr r3,SPRN_L1CSR1
117 and. r1,r3,r2
118 bne 1b
119
120 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
121 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
122 mtspr SPRN_L1CSR1,r3
wdenk42d1f032003-10-15 23:53:47 +0000123 isync
Kumar Gala33f57bd2010-03-26 15:14:43 -05001242:
125 mfspr r3,SPRN_L1CSR1
126 andi. r1,r3,L1CSR1_ICE@l
127 beq 2b
128
129 /* Enable/invalidate the D-Cache */
130 lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
131 ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
132 mtspr SPRN_L1CSR0,r2
1331:
134 mfspr r3,SPRN_L1CSR0
135 and. r1,r3,r2
136 bne 1b
137
138 lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
139 ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
140 mtspr SPRN_L1CSR0,r3
Andy Fleming61a21e92007-08-14 01:34:21 -0500141 isync
Kumar Gala33f57bd2010-03-26 15:14:43 -05001422:
143 mfspr r3,SPRN_L1CSR0
144 andi. r1,r3,L1CSR0_DCE@l
145 beq 2b
wdenk42d1f032003-10-15 23:53:47 +0000146
147 /* Setup interrupt vectors */
wdenk343117b2005-05-13 22:49:36 +0000148 lis r1,TEXT_BASE@h
Andy Fleming61a21e92007-08-14 01:34:21 -0500149 mtspr IVPR,r1
wdenk42d1f032003-10-15 23:53:47 +0000150
wdenk343117b2005-05-13 22:49:36 +0000151 li r1,0x0100
wdenk42d1f032003-10-15 23:53:47 +0000152 mtspr IVOR0,r1 /* 0: Critical input */
wdenk343117b2005-05-13 22:49:36 +0000153 li r1,0x0200
wdenk42d1f032003-10-15 23:53:47 +0000154 mtspr IVOR1,r1 /* 1: Machine check */
wdenk343117b2005-05-13 22:49:36 +0000155 li r1,0x0300
wdenk42d1f032003-10-15 23:53:47 +0000156 mtspr IVOR2,r1 /* 2: Data storage */
wdenk343117b2005-05-13 22:49:36 +0000157 li r1,0x0400
wdenk42d1f032003-10-15 23:53:47 +0000158 mtspr IVOR3,r1 /* 3: Instruction storage */
159 li r1,0x0500
160 mtspr IVOR4,r1 /* 4: External interrupt */
161 li r1,0x0600
162 mtspr IVOR5,r1 /* 5: Alignment */
163 li r1,0x0700
164 mtspr IVOR6,r1 /* 6: Program check */
165 li r1,0x0800
166 mtspr IVOR7,r1 /* 7: floating point unavailable */
wdenk343117b2005-05-13 22:49:36 +0000167 li r1,0x0900
wdenk42d1f032003-10-15 23:53:47 +0000168 mtspr IVOR8,r1 /* 8: System call */
169 /* 9: Auxiliary processor unavailable(unsupported) */
wdenk343117b2005-05-13 22:49:36 +0000170 li r1,0x0a00
wdenk42d1f032003-10-15 23:53:47 +0000171 mtspr IVOR10,r1 /* 10: Decrementer */
wdenk343117b2005-05-13 22:49:36 +0000172 li r1,0x0b00
173 mtspr IVOR11,r1 /* 11: Interval timer */
174 li r1,0x0c00
Wolfgang Denk3e0bc442005-08-04 01:24:19 +0200175 mtspr IVOR12,r1 /* 12: Watchdog timer */
176 li r1,0x0d00
wdenk42d1f032003-10-15 23:53:47 +0000177 mtspr IVOR13,r1 /* 13: Data TLB error */
wdenk343117b2005-05-13 22:49:36 +0000178 li r1,0x0e00
wdenk42d1f032003-10-15 23:53:47 +0000179 mtspr IVOR14,r1 /* 14: Instruction TLB error */
wdenk343117b2005-05-13 22:49:36 +0000180 li r1,0x0f00
wdenk42d1f032003-10-15 23:53:47 +0000181 mtspr IVOR15,r1 /* 15: Debug */
182
wdenk42d1f032003-10-15 23:53:47 +0000183 /* Clear and set up some registers. */
Kumar Gala87163182008-01-16 22:38:34 -0600184 li r0,0x0000
wdenk42d1f032003-10-15 23:53:47 +0000185 lis r1,0xffff
186 mtspr DEC,r0 /* prevent dec exceptions */
187 mttbl r0 /* prevent fit & wdt exceptions */
188 mttbu r0
189 mtspr TSR,r1 /* clear all timer exception status */
190 mtspr TCR,r0 /* disable all */
191 mtspr ESR,r0 /* clear exception syndrome register */
192 mtspr MCSR,r0 /* machine check syndrome register */
193 mtxer r0 /* clear integer exception register */
wdenk42d1f032003-10-15 23:53:47 +0000194
Scott Wooddcc87dd2009-08-20 17:45:05 -0500195#ifdef CONFIG_SYS_BOOK3E_HV
196 mtspr MAS8,r0 /* make sure MAS8 is clear */
197#endif
198
wdenk42d1f032003-10-15 23:53:47 +0000199 /* Enable Time Base and Select Time Base Clock */
wdenk0ac6f8b2004-07-09 23:27:13 +0000200 lis r0,HID0_EMCP@h /* Enable machine check */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500201#if defined(CONFIG_ENABLE_36BIT_PHYS)
Kumar Gala87163182008-01-16 22:38:34 -0600202 ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500203#endif
Kumar Gala1b3e4042009-03-19 09:16:10 -0500204#ifndef CONFIG_E500MC
Kumar Gala87163182008-01-16 22:38:34 -0600205 ori r0,r0,HID0_TBEN@l /* Enable Timebase */
Kumar Gala1b3e4042009-03-19 09:16:10 -0500206#endif
wdenk42d1f032003-10-15 23:53:47 +0000207 mtspr HID0,r0
wdenk42d1f032003-10-15 23:53:47 +0000208
Kumar Gala0f060c32008-10-23 01:47:38 -0500209#ifndef CONFIG_E500MC
Andy Fleming61a21e92007-08-14 01:34:21 -0500210 li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
wdenk42d1f032003-10-15 23:53:47 +0000211 mtspr HID1,r0
Kumar Gala0f060c32008-10-23 01:47:38 -0500212#endif
wdenk42d1f032003-10-15 23:53:47 +0000213
214 /* Enable Branch Prediction */
215#if defined(CONFIG_BTB)
Kumar Gala69bcf5b2010-03-29 13:50:31 -0500216 lis r0,BUCSR_ENABLE@h
217 ori r0,r0,BUCSR_ENABLE@l
218 mtspr SPRN_BUCSR,r0
wdenk42d1f032003-10-15 23:53:47 +0000219#endif
220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#if defined(CONFIG_SYS_INIT_DBCR)
wdenk42d1f032003-10-15 23:53:47 +0000222 lis r1,0xffff
223 ori r1,r1,0xffff
wdenk0ac6f8b2004-07-09 23:27:13 +0000224 mtspr DBSR,r1 /* Clear all status bits */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225 lis r0,CONFIG_SYS_INIT_DBCR@h /* DBCR0[IDM] must be set */
226 ori r0,r0,CONFIG_SYS_INIT_DBCR@l
wdenk0ac6f8b2004-07-09 23:27:13 +0000227 mtspr DBCR0,r0
wdenk42d1f032003-10-15 23:53:47 +0000228#endif
229
Haiying Wang22b6dbc2009-03-27 17:02:44 -0400230#ifdef CONFIG_MPC8569
231#define CONFIG_SYS_LBC_ADDR (CONFIG_SYS_CCSRBAR_DEFAULT + 0x5000)
232#define CONFIG_SYS_LBCR_ADDR (CONFIG_SYS_LBC_ADDR + 0xd0)
233
234 /* MPC8569 Rev.0 silcon needs to set bit 13 of LBCR to allow elBC to
235 * use address space which is more than 12bits, and it must be done in
236 * the 4K boot page. So we set this bit here.
237 */
238
239 /* create a temp mapping TLB0[0] for LBCR */
240 lis r6,FSL_BOOKE_MAS0(0, 0, 0)@h
241 ori r6,r6,FSL_BOOKE_MAS0(0, 0, 0)@l
242
243 lis r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@h
244 ori r7,r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@l
245
246 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@h
247 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@l
248
249 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
250 (MAS3_SX|MAS3_SW|MAS3_SR))@h
251 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
252 (MAS3_SX|MAS3_SW|MAS3_SR))@l
253
254 mtspr MAS0,r6
255 mtspr MAS1,r7
256 mtspr MAS2,r8
257 mtspr MAS3,r9
258 isync
259 msync
260 tlbwe
261
262 /* Set LBCR register */
263 lis r4,CONFIG_SYS_LBCR_ADDR@h
264 ori r4,r4,CONFIG_SYS_LBCR_ADDR@l
265
266 lis r5,CONFIG_SYS_LBC_LBCR@h
267 ori r5,r5,CONFIG_SYS_LBC_LBCR@l
268 stw r5,0(r4)
269 isync
270
271 /* invalidate this temp TLB */
272 lis r4,CONFIG_SYS_LBC_ADDR@h
273 ori r4,r4,CONFIG_SYS_LBC_ADDR@l
274 tlbivax 0,r4
275 isync
276
277#endif /* CONFIG_MPC8569 */
278
Kumar Gala87163182008-01-16 22:38:34 -0600279 lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h
280 ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
281
Mingkai Hu7da53352009-09-11 14:19:10 +0800282#ifndef CONFIG_SYS_RAMBOOT
283 /* create a temp mapping in AS=1 to the 4M boot window */
Dave Liuf51f07e2008-12-16 12:09:27 +0800284 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@h
285 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@l
Kumar Gala87163182008-01-16 22:38:34 -0600286
Dave Liuf51f07e2008-12-16 12:09:27 +0800287 lis r8,FSL_BOOKE_MAS2(TEXT_BASE & 0xffc00000, (MAS2_I|MAS2_G))@h
288 ori r8,r8,FSL_BOOKE_MAS2(TEXT_BASE & 0xffc00000, (MAS2_I|MAS2_G))@l
Kumar Gala87163182008-01-16 22:38:34 -0600289
Dave Liuf51f07e2008-12-16 12:09:27 +0800290 /* The 85xx has the default boot window 0xff800000 - 0xffffffff */
291 lis r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
292 ori r9,r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
Mingkai Hu7da53352009-09-11 14:19:10 +0800293#else
294 /*
295 * create a temp mapping in AS=1 to the 1M TEXT_BASE space, the main
296 * image has been relocated to TEXT_BASE on the second stage.
297 */
298 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@h
299 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@l
300
301 lis r8,FSL_BOOKE_MAS2(TEXT_BASE, (MAS2_I|MAS2_G))@h
302 ori r8,r8,FSL_BOOKE_MAS2(TEXT_BASE, (MAS2_I|MAS2_G))@l
303
304 lis r9,FSL_BOOKE_MAS3(TEXT_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
305 ori r9,r9,FSL_BOOKE_MAS3(TEXT_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
306#endif
Kumar Gala87163182008-01-16 22:38:34 -0600307
308 mtspr MAS0,r6
309 mtspr MAS1,r7
310 mtspr MAS2,r8
311 mtspr MAS3,r9
312 isync
313 msync
314 tlbwe
315
316 /* create a temp mapping in AS=1 to the stack */
317 lis r6,FSL_BOOKE_MAS0(1, 14, 0)@h
318 ori r6,r6,FSL_BOOKE_MAS0(1, 14, 0)@l
319
320 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@h
321 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@l
322
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@h
324 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@l
Kumar Gala87163182008-01-16 22:38:34 -0600325
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
327 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
Kumar Gala87163182008-01-16 22:38:34 -0600328
329 mtspr MAS0,r6
330 mtspr MAS1,r7
331 mtspr MAS2,r8
332 mtspr MAS3,r9
333 isync
334 msync
335 tlbwe
336
Scott Wood1b72dbe2009-08-20 17:44:20 -0500337 lis r6,MSR_IS|MSR_DS@h
338 ori r6,r6,MSR_IS|MSR_DS@l
Kumar Gala87163182008-01-16 22:38:34 -0600339 lis r7,switch_as@h
340 ori r7,r7,switch_as@l
341
342 mtspr SPRN_SRR0,r7
343 mtspr SPRN_SRR1,r6
344 rfi
345
346switch_as:
Andy Fleming61a21e92007-08-14 01:34:21 -0500347/* L1 DCache is used for initial RAM */
348
wdenk42d1f032003-10-15 23:53:47 +0000349 /* Allocate Initial RAM in data cache.
350 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
352 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
Kumar Galab009f3e2008-01-08 01:22:21 -0600353 mfspr r2, L1CFG0
354 andi. r2, r2, 0x1ff
355 /* cache size * 1024 / (2 * L1 line size) */
356 slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT)
wdenk343117b2005-05-13 22:49:36 +0000357 mtctr r2
Andy Fleming61a21e92007-08-14 01:34:21 -0500358 li r0,0
wdenk42d1f032003-10-15 23:53:47 +00003591:
Andy Fleming61a21e92007-08-14 01:34:21 -0500360 dcbz r0,r3
361 dcbtls 0,r0,r3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk343117b2005-05-13 22:49:36 +0000363 bdnz 1b
wdenk42d1f032003-10-15 23:53:47 +0000364
Kumar Gala3db0bef2007-08-07 18:07:27 -0500365 /* Jump out the last 4K page and continue to 'normal' start */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#ifdef CONFIG_SYS_RAMBOOT
Kumar Gala3db0bef2007-08-07 18:07:27 -0500367 b _start_cont
368#else
wdenk343117b2005-05-13 22:49:36 +0000369 /* Calculate absolute address in FLASH and jump there */
wdenk42d1f032003-10-15 23:53:47 +0000370 /*--------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371 lis r3,CONFIG_SYS_MONITOR_BASE@h
372 ori r3,r3,CONFIG_SYS_MONITOR_BASE@l
Kumar Gala3db0bef2007-08-07 18:07:27 -0500373 addi r3,r3,_start_cont - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +0000374 mtlr r3
urwithsughosh@gmail.com1e701e72007-09-24 13:36:01 -0400375 blr
Kumar Gala3db0bef2007-08-07 18:07:27 -0500376#endif
wdenk42d1f032003-10-15 23:53:47 +0000377
Kumar Gala3db0bef2007-08-07 18:07:27 -0500378 .text
379 .globl _start
380_start:
381 .long 0x27051956 /* U-BOOT Magic Number */
382 .globl version_string
383version_string:
384 .ascii U_BOOT_VERSION
Peter Tyser561858e2008-11-03 09:30:59 -0600385 .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
Kumar Gala3db0bef2007-08-07 18:07:27 -0500386 .ascii CONFIG_IDENT_STRING, "\0"
387
388 .align 4
389 .globl _start_cont
390_start_cont:
wdenk42d1f032003-10-15 23:53:47 +0000391 /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392 lis r1,CONFIG_SYS_INIT_RAM_ADDR@h
393 ori r1,r1,CONFIG_SYS_INIT_SP_OFFSET@l
wdenk42d1f032003-10-15 23:53:47 +0000394
395 li r0,0
396 stwu r0,-4(r1)
397 stwu r0,-4(r1) /* Terminate call chain */
398
399 stwu r1,-8(r1) /* Save back chain and move SP */
400 lis r0,RESET_VECTOR@h /* Address of reset vector */
Andy Fleming61a21e92007-08-14 01:34:21 -0500401 ori r0,r0,RESET_VECTOR@l
wdenk42d1f032003-10-15 23:53:47 +0000402 stwu r1,-8(r1) /* Save back chain and move SP */
403 stw r0,+12(r1) /* Save return addr (underflow vect) */
404
405 GET_GOT
Kumar Gala87163182008-01-16 22:38:34 -0600406 bl cpu_init_early_f
407
408 /* switch back to AS = 0 */
409 lis r3,(MSR_CE|MSR_ME|MSR_DE)@h
410 ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
411 mtmsr r3
412 isync
413
wdenk42d1f032003-10-15 23:53:47 +0000414 bl cpu_init_f
wdenk42d1f032003-10-15 23:53:47 +0000415 bl board_init_f
wdenk0ac6f8b2004-07-09 23:27:13 +0000416 isync
wdenk42d1f032003-10-15 23:53:47 +0000417
Mingkai Hu7da53352009-09-11 14:19:10 +0800418#ifndef CONFIG_NAND_SPL
Andy Fleming61a21e92007-08-14 01:34:21 -0500419 . = EXC_OFF_SYS_RESET
wdenk42d1f032003-10-15 23:53:47 +0000420 .globl _start_of_vectors
421_start_of_vectors:
Andy Fleming61a21e92007-08-14 01:34:21 -0500422
wdenk42d1f032003-10-15 23:53:47 +0000423/* Critical input. */
Andy Fleming61a21e92007-08-14 01:34:21 -0500424 CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
425
426/* Machine check */
427 MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
wdenk42d1f032003-10-15 23:53:47 +0000428
429/* Data Storage exception. */
430 STD_EXCEPTION(0x0300, DataStorage, UnknownException)
431
432/* Instruction Storage exception. */
433 STD_EXCEPTION(0x0400, InstStorage, UnknownException)
434
435/* External Interrupt exception. */
Andy Fleming61a21e92007-08-14 01:34:21 -0500436 STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
wdenk42d1f032003-10-15 23:53:47 +0000437
438/* Alignment exception. */
439 . = 0x0600
440Alignment:
Rafal Jaworowski02032e82007-06-22 14:58:04 +0200441 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk42d1f032003-10-15 23:53:47 +0000442 mfspr r4,DAR
443 stw r4,_DAR(r21)
444 mfspr r5,DSISR
445 stw r5,_DSISR(r21)
446 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlundfc4e1882010-01-19 14:41:55 +0100447 EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
wdenk42d1f032003-10-15 23:53:47 +0000448
449/* Program check exception */
450 . = 0x0700
451ProgramCheck:
Rafal Jaworowski02032e82007-06-22 14:58:04 +0200452 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk42d1f032003-10-15 23:53:47 +0000453 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlundfc4e1882010-01-19 14:41:55 +0100454 EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
455 MSR_KERNEL, COPY_EE)
wdenk42d1f032003-10-15 23:53:47 +0000456
457 /* No FPU on MPC85xx. This exception is not supposed to happen.
458 */
459 STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000460
wdenk343117b2005-05-13 22:49:36 +0000461 . = 0x0900
wdenk42d1f032003-10-15 23:53:47 +0000462/*
463 * r0 - SYSCALL number
464 * r3-... arguments
465 */
466SystemCall:
Andy Fleming61a21e92007-08-14 01:34:21 -0500467 addis r11,r0,0 /* get functions table addr */
468 ori r11,r11,0 /* Note: this code is patched in trap_init */
469 addis r12,r0,0 /* get number of functions */
wdenk343117b2005-05-13 22:49:36 +0000470 ori r12,r12,0
wdenk42d1f032003-10-15 23:53:47 +0000471
Andy Fleming61a21e92007-08-14 01:34:21 -0500472 cmplw 0,r0,r12
wdenk343117b2005-05-13 22:49:36 +0000473 bge 1f
wdenk42d1f032003-10-15 23:53:47 +0000474
Andy Fleming61a21e92007-08-14 01:34:21 -0500475 rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */
wdenk343117b2005-05-13 22:49:36 +0000476 add r11,r11,r0
477 lwz r11,0(r11)
wdenk42d1f032003-10-15 23:53:47 +0000478
Andy Fleming61a21e92007-08-14 01:34:21 -0500479 li r20,0xd00-4 /* Get stack pointer */
wdenk343117b2005-05-13 22:49:36 +0000480 lwz r12,0(r20)
Andy Fleming61a21e92007-08-14 01:34:21 -0500481 subi r12,r12,12 /* Adjust stack pointer */
wdenk343117b2005-05-13 22:49:36 +0000482 li r0,0xc00+_end_back-SystemCall
Andy Fleming61a21e92007-08-14 01:34:21 -0500483 cmplw 0,r0,r12 /* Check stack overflow */
wdenk343117b2005-05-13 22:49:36 +0000484 bgt 1f
485 stw r12,0(r20)
wdenk42d1f032003-10-15 23:53:47 +0000486
wdenk343117b2005-05-13 22:49:36 +0000487 mflr r0
488 stw r0,0(r12)
489 mfspr r0,SRR0
490 stw r0,4(r12)
491 mfspr r0,SRR1
492 stw r0,8(r12)
wdenk42d1f032003-10-15 23:53:47 +0000493
wdenk343117b2005-05-13 22:49:36 +0000494 li r12,0xc00+_back-SystemCall
495 mtlr r12
496 mtspr SRR0,r11
wdenk42d1f032003-10-15 23:53:47 +0000497
wdenk343117b2005-05-13 22:49:36 +00004981: SYNC
wdenk42d1f032003-10-15 23:53:47 +0000499 rfi
500_back:
501
wdenk343117b2005-05-13 22:49:36 +0000502 mfmsr r11 /* Disable interrupts */
503 li r12,0
504 ori r12,r12,MSR_EE
505 andc r11,r11,r12
506 SYNC /* Some chip revs need this... */
507 mtmsr r11
wdenk42d1f032003-10-15 23:53:47 +0000508 SYNC
509
wdenk343117b2005-05-13 22:49:36 +0000510 li r12,0xd00-4 /* restore regs */
511 lwz r12,0(r12)
wdenk42d1f032003-10-15 23:53:47 +0000512
wdenk343117b2005-05-13 22:49:36 +0000513 lwz r11,0(r12)
514 mtlr r11
515 lwz r11,4(r12)
516 mtspr SRR0,r11
517 lwz r11,8(r12)
518 mtspr SRR1,r11
wdenk42d1f032003-10-15 23:53:47 +0000519
wdenk343117b2005-05-13 22:49:36 +0000520 addi r12,r12,12 /* Adjust stack pointer */
521 li r20,0xd00-4
522 stw r12,0(r20)
wdenk42d1f032003-10-15 23:53:47 +0000523
524 SYNC
525 rfi
526_end_back:
527
wdenk343117b2005-05-13 22:49:36 +0000528 STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
529 STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
530 STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000531
wdenk343117b2005-05-13 22:49:36 +0000532 STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
533 STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000534
wdenk343117b2005-05-13 22:49:36 +0000535 CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
wdenk42d1f032003-10-15 23:53:47 +0000536
wdenk343117b2005-05-13 22:49:36 +0000537 .globl _end_of_vectors
wdenk42d1f032003-10-15 23:53:47 +0000538_end_of_vectors:
539
540
Andy Fleming61a21e92007-08-14 01:34:21 -0500541 . = . + (0x100 - ( . & 0xff )) /* align for debug */
wdenk42d1f032003-10-15 23:53:47 +0000542
543/*
544 * This code finishes saving the registers to the exception frame
545 * and jumps to the appropriate handler for the exception.
546 * Register r21 is pointer into trap frame, r1 has new stack pointer.
547 */
548 .globl transfer_to_handler
549transfer_to_handler:
550 stw r22,_NIP(r21)
551 lis r22,MSR_POW@h
552 andc r23,r23,r22
553 stw r23,_MSR(r21)
554 SAVE_GPR(7, r21)
555 SAVE_4GPRS(8, r21)
556 SAVE_8GPRS(12, r21)
557 SAVE_8GPRS(24, r21)
558
559 mflr r23
560 andi. r24,r23,0x3f00 /* get vector offset */
561 stw r24,TRAP(r21)
562 li r22,0
563 stw r22,RESULT(r21)
564 mtspr SPRG2,r22 /* r1 is now kernel sp */
565
566 lwz r24,0(r23) /* virtual address of handler */
567 lwz r23,4(r23) /* where to go when done */
568 mtspr SRR0,r24
569 mtspr SRR1,r20
570 mtlr r23
571 SYNC
572 rfi /* jump to handler, enable MMU */
573
574int_return:
575 mfmsr r28 /* Disable interrupts */
576 li r4,0
577 ori r4,r4,MSR_EE
578 andc r28,r28,r4
579 SYNC /* Some chip revs need this... */
580 mtmsr r28
581 SYNC
582 lwz r2,_CTR(r1)
583 lwz r0,_LINK(r1)
584 mtctr r2
585 mtlr r0
586 lwz r2,_XER(r1)
587 lwz r0,_CCR(r1)
588 mtspr XER,r2
589 mtcrf 0xFF,r0
590 REST_10GPRS(3, r1)
591 REST_10GPRS(13, r1)
592 REST_8GPRS(23, r1)
593 REST_GPR(31, r1)
594 lwz r2,_NIP(r1) /* Restore environment */
595 lwz r0,_MSR(r1)
596 mtspr SRR0,r2
597 mtspr SRR1,r0
598 lwz r0,GPR0(r1)
599 lwz r2,GPR2(r1)
600 lwz r1,GPR1(r1)
601 SYNC
602 rfi
603
604crit_return:
605 mfmsr r28 /* Disable interrupts */
606 li r4,0
607 ori r4,r4,MSR_EE
608 andc r28,r28,r4
609 SYNC /* Some chip revs need this... */
610 mtmsr r28
611 SYNC
612 lwz r2,_CTR(r1)
613 lwz r0,_LINK(r1)
614 mtctr r2
615 mtlr r0
616 lwz r2,_XER(r1)
617 lwz r0,_CCR(r1)
618 mtspr XER,r2
619 mtcrf 0xFF,r0
620 REST_10GPRS(3, r1)
621 REST_10GPRS(13, r1)
622 REST_8GPRS(23, r1)
623 REST_GPR(31, r1)
624 lwz r2,_NIP(r1) /* Restore environment */
625 lwz r0,_MSR(r1)
Andy Fleming61a21e92007-08-14 01:34:21 -0500626 mtspr SPRN_CSRR0,r2
627 mtspr SPRN_CSRR1,r0
wdenk42d1f032003-10-15 23:53:47 +0000628 lwz r0,GPR0(r1)
629 lwz r2,GPR2(r1)
630 lwz r1,GPR1(r1)
631 SYNC
632 rfci
633
Andy Fleming61a21e92007-08-14 01:34:21 -0500634mck_return:
635 mfmsr r28 /* Disable interrupts */
636 li r4,0
637 ori r4,r4,MSR_EE
638 andc r28,r28,r4
639 SYNC /* Some chip revs need this... */
640 mtmsr r28
641 SYNC
642 lwz r2,_CTR(r1)
643 lwz r0,_LINK(r1)
644 mtctr r2
645 mtlr r0
646 lwz r2,_XER(r1)
647 lwz r0,_CCR(r1)
648 mtspr XER,r2
649 mtcrf 0xFF,r0
650 REST_10GPRS(3, r1)
651 REST_10GPRS(13, r1)
652 REST_8GPRS(23, r1)
653 REST_GPR(31, r1)
654 lwz r2,_NIP(r1) /* Restore environment */
655 lwz r0,_MSR(r1)
656 mtspr SPRN_MCSRR0,r2
657 mtspr SPRN_MCSRR1,r0
658 lwz r0,GPR0(r1)
659 lwz r2,GPR2(r1)
660 lwz r1,GPR1(r1)
661 SYNC
662 rfmci
663
wdenk42d1f032003-10-15 23:53:47 +0000664/* Cache functions.
665*/
Kumar Gala54e091d2008-09-22 14:11:10 -0500666.globl invalidate_icache
wdenk42d1f032003-10-15 23:53:47 +0000667invalidate_icache:
668 mfspr r0,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500669 ori r0,r0,L1CSR1_ICFI
670 msync
671 isync
wdenk42d1f032003-10-15 23:53:47 +0000672 mtspr L1CSR1,r0
673 isync
Andy Fleming61a21e92007-08-14 01:34:21 -0500674 blr /* entire I cache */
wdenk42d1f032003-10-15 23:53:47 +0000675
Kumar Gala54e091d2008-09-22 14:11:10 -0500676.globl invalidate_dcache
wdenk42d1f032003-10-15 23:53:47 +0000677invalidate_dcache:
678 mfspr r0,L1CSR0
Andy Fleming61a21e92007-08-14 01:34:21 -0500679 ori r0,r0,L1CSR0_DCFI
wdenk42d1f032003-10-15 23:53:47 +0000680 msync
681 isync
682 mtspr L1CSR0,r0
683 isync
684 blr
685
686 .globl icache_enable
687icache_enable:
688 mflr r8
689 bl invalidate_icache
690 mtlr r8
691 isync
692 mfspr r4,L1CSR1
693 ori r4,r4,0x0001
694 oris r4,r4,0x0001
695 mtspr L1CSR1,r4
696 isync
697 blr
698
699 .globl icache_disable
700icache_disable:
701 mfspr r0,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500702 lis r3,0
703 ori r3,r3,L1CSR1_ICE
704 andc r0,r0,r3
wdenk42d1f032003-10-15 23:53:47 +0000705 mtspr L1CSR1,r0
706 isync
707 blr
708
709 .globl icache_status
710icache_status:
711 mfspr r3,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500712 andi. r3,r3,L1CSR1_ICE
wdenk42d1f032003-10-15 23:53:47 +0000713 blr
714
715 .globl dcache_enable
716dcache_enable:
717 mflr r8
718 bl invalidate_dcache
719 mtlr r8
720 isync
721 mfspr r0,L1CSR0
722 ori r0,r0,0x0001
723 oris r0,r0,0x0001
724 msync
725 isync
726 mtspr L1CSR0,r0
727 isync
728 blr
729
730 .globl dcache_disable
731dcache_disable:
Andy Fleming61a21e92007-08-14 01:34:21 -0500732 mfspr r3,L1CSR0
733 lis r4,0
734 ori r4,r4,L1CSR0_DCE
735 andc r3,r3,r4
wdenk42d1f032003-10-15 23:53:47 +0000736 mtspr L1CSR0,r0
737 isync
738 blr
739
740 .globl dcache_status
741dcache_status:
742 mfspr r3,L1CSR0
Andy Fleming61a21e92007-08-14 01:34:21 -0500743 andi. r3,r3,L1CSR0_DCE
wdenk42d1f032003-10-15 23:53:47 +0000744 blr
745
746 .globl get_pir
747get_pir:
Andy Fleming61a21e92007-08-14 01:34:21 -0500748 mfspr r3,PIR
wdenk42d1f032003-10-15 23:53:47 +0000749 blr
750
751 .globl get_pvr
752get_pvr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500753 mfspr r3,PVR
wdenk42d1f032003-10-15 23:53:47 +0000754 blr
755
wdenk97d80fc2004-06-09 00:34:46 +0000756 .globl get_svr
757get_svr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500758 mfspr r3,SVR
wdenk97d80fc2004-06-09 00:34:46 +0000759 blr
760
wdenk42d1f032003-10-15 23:53:47 +0000761 .globl wr_tcr
762wr_tcr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500763 mtspr TCR,r3
wdenk42d1f032003-10-15 23:53:47 +0000764 blr
765
766/*------------------------------------------------------------------------------- */
767/* Function: in8 */
768/* Description: Input 8 bits */
769/*------------------------------------------------------------------------------- */
770 .globl in8
771in8:
772 lbz r3,0x0000(r3)
773 blr
774
775/*------------------------------------------------------------------------------- */
776/* Function: out8 */
777/* Description: Output 8 bits */
778/*------------------------------------------------------------------------------- */
779 .globl out8
780out8:
781 stb r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500782 sync
wdenk42d1f032003-10-15 23:53:47 +0000783 blr
784
785/*------------------------------------------------------------------------------- */
786/* Function: out16 */
787/* Description: Output 16 bits */
788/*------------------------------------------------------------------------------- */
789 .globl out16
790out16:
791 sth r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500792 sync
wdenk42d1f032003-10-15 23:53:47 +0000793 blr
794
795/*------------------------------------------------------------------------------- */
796/* Function: out16r */
797/* Description: Byte reverse and output 16 bits */
798/*------------------------------------------------------------------------------- */
799 .globl out16r
800out16r:
801 sthbrx r4,r0,r3
Ed Swarthout1487adb2007-09-26 16:35:54 -0500802 sync
wdenk42d1f032003-10-15 23:53:47 +0000803 blr
804
805/*------------------------------------------------------------------------------- */
806/* Function: out32 */
807/* Description: Output 32 bits */
808/*------------------------------------------------------------------------------- */
809 .globl out32
810out32:
811 stw r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500812 sync
wdenk42d1f032003-10-15 23:53:47 +0000813 blr
814
815/*------------------------------------------------------------------------------- */
816/* Function: out32r */
817/* Description: Byte reverse and output 32 bits */
818/*------------------------------------------------------------------------------- */
819 .globl out32r
820out32r:
821 stwbrx r4,r0,r3
Ed Swarthout1487adb2007-09-26 16:35:54 -0500822 sync
wdenk42d1f032003-10-15 23:53:47 +0000823 blr
824
825/*------------------------------------------------------------------------------- */
826/* Function: in16 */
827/* Description: Input 16 bits */
828/*------------------------------------------------------------------------------- */
829 .globl in16
830in16:
831 lhz r3,0x0000(r3)
832 blr
833
834/*------------------------------------------------------------------------------- */
835/* Function: in16r */
836/* Description: Input 16 bits and byte reverse */
837/*------------------------------------------------------------------------------- */
838 .globl in16r
839in16r:
840 lhbrx r3,r0,r3
841 blr
842
843/*------------------------------------------------------------------------------- */
844/* Function: in32 */
845/* Description: Input 32 bits */
846/*------------------------------------------------------------------------------- */
847 .globl in32
848in32:
849 lwz 3,0x0000(3)
850 blr
851
852/*------------------------------------------------------------------------------- */
853/* Function: in32r */
854/* Description: Input 32 bits and byte reverse */
855/*------------------------------------------------------------------------------- */
856 .globl in32r
857in32r:
858 lwbrx r3,r0,r3
859 blr
Mingkai Hu7da53352009-09-11 14:19:10 +0800860#endif /* !CONFIG_NAND_SPL */
wdenk42d1f032003-10-15 23:53:47 +0000861
wdenk42d1f032003-10-15 23:53:47 +0000862/*------------------------------------------------------------------------------*/
863
864/*
Kumar Galad30f9042009-09-11 11:27:00 -0500865 * void write_tlb(mas0, mas1, mas2, mas3, mas7)
866 */
867 .globl write_tlb
868write_tlb:
869 mtspr MAS0,r3
870 mtspr MAS1,r4
871 mtspr MAS2,r5
872 mtspr MAS3,r6
873#ifdef CONFIG_ENABLE_36BIT_PHYS
874 mtspr MAS7,r7
875#endif
876 li r3,0
877#ifdef CONFIG_SYS_BOOK3E_HV
878 mtspr MAS8,r3
879#endif
880 isync
881 tlbwe
882 msync
883 isync
884 blr
885
886/*
wdenk42d1f032003-10-15 23:53:47 +0000887 * void relocate_code (addr_sp, gd, addr_moni)
888 *
889 * This "function" does not return, instead it continues in RAM
890 * after relocating the monitor code.
891 *
892 * r3 = dest
893 * r4 = src
894 * r5 = length in bytes
895 * r6 = cachelinesize
896 */
897 .globl relocate_code
898relocate_code:
Andy Fleming61a21e92007-08-14 01:34:21 -0500899 mr r1,r3 /* Set new stack pointer */
900 mr r9,r4 /* Save copy of Init Data pointer */
901 mr r10,r5 /* Save copy of Destination Address */
wdenk42d1f032003-10-15 23:53:47 +0000902
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +0100903 GET_GOT
Andy Fleming61a21e92007-08-14 01:34:21 -0500904 mr r3,r5 /* Destination Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200905 lis r4,CONFIG_SYS_MONITOR_BASE@h /* Source Address */
906 ori r4,r4,CONFIG_SYS_MONITOR_BASE@l
wdenk42d1f032003-10-15 23:53:47 +0000907 lwz r5,GOT(__init_end)
908 sub r5,r5,r4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200909 li r6,CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
wdenk42d1f032003-10-15 23:53:47 +0000910
911 /*
912 * Fix GOT pointer:
913 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200914 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
wdenk42d1f032003-10-15 23:53:47 +0000915 *
916 * Offset:
917 */
Andy Fleming61a21e92007-08-14 01:34:21 -0500918 sub r15,r10,r4
wdenk42d1f032003-10-15 23:53:47 +0000919
920 /* First our own GOT */
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +0100921 add r12,r12,r15
wdenk42d1f032003-10-15 23:53:47 +0000922 /* the the one used by the C code */
Andy Fleming61a21e92007-08-14 01:34:21 -0500923 add r30,r30,r15
wdenk42d1f032003-10-15 23:53:47 +0000924
925 /*
926 * Now relocate code
927 */
928
929 cmplw cr1,r3,r4
930 addi r0,r5,3
931 srwi. r0,r0,2
932 beq cr1,4f /* In place copy is not necessary */
933 beq 7f /* Protect against 0 count */
934 mtctr r0
935 bge cr1,2f
936
937 la r8,-4(r4)
938 la r7,-4(r3)
9391: lwzu r0,4(r8)
940 stwu r0,4(r7)
941 bdnz 1b
942 b 4f
943
9442: slwi r0,r0,2
945 add r8,r4,r0
946 add r7,r3,r0
9473: lwzu r0,-4(r8)
948 stwu r0,-4(r7)
949 bdnz 3b
950
951/*
952 * Now flush the cache: note that we must start from a cache aligned
953 * address. Otherwise we might miss one cache line.
954 */
9554: cmpwi r6,0
956 add r5,r3,r5
957 beq 7f /* Always flush prefetch queue in any case */
958 subi r0,r6,1
959 andc r3,r3,r0
960 mr r4,r3
9615: dcbst 0,r4
962 add r4,r4,r6
963 cmplw r4,r5
964 blt 5b
965 sync /* Wait for all dcbst to complete on bus */
966 mr r4,r3
9676: icbi 0,r4
968 add r4,r4,r6
969 cmplw r4,r5
970 blt 6b
9717: sync /* Wait for all icbi to complete on bus */
972 isync
973
Wolfgang Denk7d314992005-10-05 00:00:54 +0200974 /*
975 * Re-point the IVPR at RAM
976 */
977 mtspr IVPR,r10
Wolfgang Denk99b0d282005-10-05 00:19:34 +0200978
wdenk42d1f032003-10-15 23:53:47 +0000979/*
980 * We are done. Do not return, instead branch to second part of board
981 * initialization, now running from RAM.
982 */
983
Andy Fleming61a21e92007-08-14 01:34:21 -0500984 addi r0,r10,in_ram - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000985 mtlr r0
986 blr /* NEVER RETURNS! */
Andy Fleming61a21e92007-08-14 01:34:21 -0500987 .globl in_ram
wdenk42d1f032003-10-15 23:53:47 +0000988in_ram:
989
990 /*
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +0100991 * Relocation Function, r12 point to got2+0x8000
wdenk42d1f032003-10-15 23:53:47 +0000992 *
993 * Adjust got2 pointers, no need to check for 0, this code
994 * already puts a few entries in the table.
995 */
996 li r0,__got2_entries@sectoff@l
997 la r3,GOT(_GOT2_TABLE_)
998 lwz r11,GOT(_GOT2_TABLE_)
999 mtctr r0
1000 sub r11,r3,r11
1001 addi r3,r3,-4
10021: lwzu r0,4(r3)
Joakim Tjernlundafc3ba02009-10-08 02:03:51 +02001003 cmpwi r0,0
1004 beq- 2f
wdenk42d1f032003-10-15 23:53:47 +00001005 add r0,r0,r11
1006 stw r0,0(r3)
Joakim Tjernlundafc3ba02009-10-08 02:03:51 +020010072: bdnz 1b
wdenk42d1f032003-10-15 23:53:47 +00001008
1009 /*
1010 * Now adjust the fixups and the pointers to the fixups
1011 * in case we need to move ourselves again.
1012 */
Joakim Tjernlundafc3ba02009-10-08 02:03:51 +02001013 li r0,__fixup_entries@sectoff@l
wdenk42d1f032003-10-15 23:53:47 +00001014 lwz r3,GOT(_FIXUP_TABLE_)
1015 cmpwi r0,0
1016 mtctr r0
1017 addi r3,r3,-4
1018 beq 4f
10193: lwzu r4,4(r3)
1020 lwzux r0,r4,r11
1021 add r0,r0,r11
1022 stw r10,0(r3)
1023 stw r0,0(r4)
1024 bdnz 3b
10254:
1026clear_bss:
1027 /*
1028 * Now clear BSS segment
1029 */
1030 lwz r3,GOT(__bss_start)
1031 lwz r4,GOT(_end)
1032
Andy Fleming61a21e92007-08-14 01:34:21 -05001033 cmplw 0,r3,r4
wdenk42d1f032003-10-15 23:53:47 +00001034 beq 6f
1035
Andy Fleming61a21e92007-08-14 01:34:21 -05001036 li r0,0
wdenk42d1f032003-10-15 23:53:47 +000010375:
Andy Fleming61a21e92007-08-14 01:34:21 -05001038 stw r0,0(r3)
1039 addi r3,r3,4
1040 cmplw 0,r3,r4
wdenk42d1f032003-10-15 23:53:47 +00001041 bne 5b
10426:
1043
Andy Fleming61a21e92007-08-14 01:34:21 -05001044 mr r3,r9 /* Init Data pointer */
1045 mr r4,r10 /* Destination Address */
wdenk42d1f032003-10-15 23:53:47 +00001046 bl board_init_r
1047
Mingkai Hu7da53352009-09-11 14:19:10 +08001048#ifndef CONFIG_NAND_SPL
wdenk42d1f032003-10-15 23:53:47 +00001049 /*
1050 * Copy exception vector code to low memory
1051 *
1052 * r3: dest_addr
1053 * r7: source address, r8: end address, r9: target address
1054 */
wdenk343117b2005-05-13 22:49:36 +00001055 .globl trap_init
wdenk42d1f032003-10-15 23:53:47 +00001056trap_init:
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +01001057 mflr r4 /* save link register */
1058 GET_GOT
Andy Fleming61a21e92007-08-14 01:34:21 -05001059 lwz r7,GOT(_start_of_vectors)
1060 lwz r8,GOT(_end_of_vectors)
wdenk42d1f032003-10-15 23:53:47 +00001061
Andy Fleming61a21e92007-08-14 01:34:21 -05001062 li r9,0x100 /* reset vector always at 0x100 */
wdenk42d1f032003-10-15 23:53:47 +00001063
Andy Fleming61a21e92007-08-14 01:34:21 -05001064 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001065 bgelr /* return if r7>=r8 - just in case */
wdenk42d1f032003-10-15 23:53:47 +000010661:
Andy Fleming61a21e92007-08-14 01:34:21 -05001067 lwz r0,0(r7)
1068 stw r0,0(r9)
1069 addi r7,r7,4
1070 addi r9,r9,4
1071 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001072 bne 1b
wdenk42d1f032003-10-15 23:53:47 +00001073
1074 /*
1075 * relocate `hdlr' and `int_return' entries
1076 */
Andy Fleming61a21e92007-08-14 01:34:21 -05001077 li r7,.L_CriticalInput - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001078 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001079 li r7,.L_MachineCheck - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001080 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001081 li r7,.L_DataStorage - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001082 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001083 li r7,.L_InstStorage - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001084 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001085 li r7,.L_ExtInterrupt - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001086 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001087 li r7,.L_Alignment - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001088 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001089 li r7,.L_ProgramCheck - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001090 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001091 li r7,.L_FPUnavailable - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001092 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001093 li r7,.L_Decrementer - _start + _START_OFFSET
1094 bl trap_reloc
1095 li r7,.L_IntervalTimer - _start + _START_OFFSET
1096 li r8,_end_of_vectors - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +000010972:
wdenk343117b2005-05-13 22:49:36 +00001098 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001099 addi r7,r7,0x100 /* next exception vector */
1100 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001101 blt 2b
wdenk42d1f032003-10-15 23:53:47 +00001102
wdenk343117b2005-05-13 22:49:36 +00001103 lis r7,0x0
Andy Fleming61a21e92007-08-14 01:34:21 -05001104 mtspr IVPR,r7
wdenk42d1f032003-10-15 23:53:47 +00001105
wdenk343117b2005-05-13 22:49:36 +00001106 mtlr r4 /* restore link register */
wdenk42d1f032003-10-15 23:53:47 +00001107 blr
1108
wdenk42d1f032003-10-15 23:53:47 +00001109.globl unlock_ram_in_cache
1110unlock_ram_in_cache:
1111 /* invalidate the INIT_RAM section */
Kumar Galaa38a5b62008-10-23 01:47:37 -05001112 lis r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h
1113 ori r3,r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l
Kumar Galab009f3e2008-01-08 01:22:21 -06001114 mfspr r4,L1CFG0
1115 andi. r4,r4,0x1ff
1116 slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
Andy Fleming61a21e92007-08-14 01:34:21 -05001117 mtctr r4
Kumar Gala2b22fa42008-02-27 16:30:47 -060011181: dcbi r0,r3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001119 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk42d1f032003-10-15 23:53:47 +00001120 bdnz 1b
Kumar Gala2b22fa42008-02-27 16:30:47 -06001121 sync
Andy Fleming21fae8b2008-02-27 14:29:58 -06001122
1123 /* Invalidate the TLB entries for the cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001124 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
1125 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
Andy Fleming21fae8b2008-02-27 14:29:58 -06001126 tlbivax 0,r3
1127 addi r3,r3,0x1000
1128 tlbivax 0,r3
1129 addi r3,r3,0x1000
1130 tlbivax 0,r3
1131 addi r3,r3,0x1000
1132 tlbivax 0,r3
wdenk42d1f032003-10-15 23:53:47 +00001133 isync
1134 blr
Kumar Gala54e091d2008-09-22 14:11:10 -05001135
1136.globl flush_dcache
1137flush_dcache:
1138 mfspr r3,SPRN_L1CFG0
1139
1140 rlwinm r5,r3,9,3 /* Extract cache block size */
1141 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1142 * are currently defined.
1143 */
1144 li r4,32
1145 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1146 * log2(number of ways)
1147 */
1148 slw r5,r4,r5 /* r5 = cache block size */
1149
1150 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1151 mulli r7,r7,13 /* An 8-way cache will require 13
1152 * loads per set.
1153 */
1154 slw r7,r7,r6
1155
1156 /* save off HID0 and set DCFA */
1157 mfspr r8,SPRN_HID0
1158 ori r9,r8,HID0_DCFA@l
1159 mtspr SPRN_HID0,r9
1160 isync
1161
1162 lis r4,0
1163 mtctr r7
1164
11651: lwz r3,0(r4) /* Load... */
1166 add r4,r4,r5
1167 bdnz 1b
1168
1169 msync
1170 lis r4,0
1171 mtctr r7
1172
11731: dcbf 0,r4 /* ...and flush. */
1174 add r4,r4,r5
1175 bdnz 1b
1176
1177 /* restore HID0 */
1178 mtspr SPRN_HID0,r8
1179 isync
1180
1181 blr
Kumar Gala26f4cdba2009-08-14 13:37:54 -05001182
1183.globl setup_ivors
1184setup_ivors:
1185
1186#include "fixed_ivor.S"
1187 blr
Mingkai Hu7da53352009-09-11 14:19:10 +08001188#endif /* !CONFIG_NAND_SPL */