blob: 668f54ec219da3b94204b6d3aa96372c965c01db [file] [log] [blame]
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +05301/*
2 * Xilinx Zynq 7000 DTSI
3 * Describes the hardware common to all Zynq 7000-based boards.
4 *
Michal Simek05e7ca62015-07-22 11:18:43 +02005 * Copyright (C) 2011 - 2015 Xilinx
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +05306 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +05309
10/ {
Michal Simekcc7978b2016-11-11 13:11:37 +010011 #address-cells = <1>;
12 #size-cells = <1>;
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +053013 compatible = "xlnx,zynq-7000";
Masahiro Yamada580a54c2014-05-15 20:37:53 +090014
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
18
Moritz Fischer720ba462016-12-12 08:48:50 -080019 cpu0: cpu@0 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +090020 compatible = "arm,cortex-a9";
21 device_type = "cpu";
22 reg = <0>;
23 clocks = <&clkc 3>;
24 clock-latency = <1000>;
Michal Simekbece06c2015-07-22 10:38:45 +020025 cpu0-supply = <&regulator_vccpint>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +090026 operating-points = <
27 /* kHz uV */
28 666667 1000000
29 333334 1000000
Masahiro Yamada580a54c2014-05-15 20:37:53 +090030 >;
31 };
32
Moritz Fischer720ba462016-12-12 08:48:50 -080033 cpu1: cpu@1 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +090034 compatible = "arm,cortex-a9";
35 device_type = "cpu";
36 reg = <1>;
37 clocks = <&clkc 3>;
38 };
39 };
40
Michal Simekcc7978b2016-11-11 13:11:37 +010041 pmu@f8891000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +090042 compatible = "arm,cortex-a9-pmu";
43 interrupts = <0 5 4>, <0 6 4>;
44 interrupt-parent = <&intc>;
45 reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >;
46 };
47
Michal Simekcc7978b2016-11-11 13:11:37 +010048 regulator_vccpint: fixedregulator {
Michal Simekbece06c2015-07-22 10:38:45 +020049 compatible = "regulator-fixed";
50 regulator-name = "VCCPINT";
51 regulator-min-microvolt = <1000000>;
52 regulator-max-microvolt = <1000000>;
53 regulator-boot-on;
54 regulator-always-on;
55 };
56
Michal Simek461c3882015-07-22 11:08:40 +020057 amba: amba {
Simon Glass035c6b22015-10-17 19:41:24 -060058 u-boot,dm-pre-reloc;
Masahiro Yamada580a54c2014-05-15 20:37:53 +090059 compatible = "simple-bus";
60 #address-cells = <1>;
61 #size-cells = <1>;
62 interrupt-parent = <&intc>;
63 ranges;
64
Michal Simekfb1a5062015-07-22 10:32:05 +020065 adc: adc@f8007100 {
66 compatible = "xlnx,zynq-xadc-1.00.a";
67 reg = <0xf8007100 0x20>;
68 interrupts = <0 7 4>;
69 interrupt-parent = <&intc>;
70 clocks = <&clkc 12>;
71 };
72
73 can0: can@e0008000 {
74 compatible = "xlnx,zynq-can-1.0";
75 status = "disabled";
76 clocks = <&clkc 19>, <&clkc 36>;
77 clock-names = "can_clk", "pclk";
78 reg = <0xe0008000 0x1000>;
79 interrupts = <0 28 4>;
80 interrupt-parent = <&intc>;
81 tx-fifo-depth = <0x40>;
82 rx-fifo-depth = <0x40>;
83 };
84
85 can1: can@e0009000 {
86 compatible = "xlnx,zynq-can-1.0";
87 status = "disabled";
88 clocks = <&clkc 20>, <&clkc 37>;
89 clock-names = "can_clk", "pclk";
90 reg = <0xe0009000 0x1000>;
91 interrupts = <0 51 4>;
92 interrupt-parent = <&intc>;
93 tx-fifo-depth = <0x40>;
94 rx-fifo-depth = <0x40>;
95 };
96
97 gpio0: gpio@e000a000 {
98 compatible = "xlnx,zynq-gpio-1.0";
99 #gpio-cells = <2>;
Michal Simek58fab4c2016-04-07 10:54:08 +0200100 #interrupt-cells = <2>;
Michal Simekfb1a5062015-07-22 10:32:05 +0200101 clocks = <&clkc 42>;
102 gpio-controller;
Michal Simek58fab4c2016-04-07 10:54:08 +0200103 interrupt-controller;
Michal Simekfb1a5062015-07-22 10:32:05 +0200104 interrupt-parent = <&intc>;
105 interrupts = <0 20 4>;
106 reg = <0xe000a000 0x1000>;
107 };
108
Michal Simeka0cb47f2015-07-22 10:28:48 +0200109 i2c0: i2c@e0004000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900110 compatible = "cdns,i2c-r1p10";
111 status = "disabled";
112 clocks = <&clkc 38>;
113 interrupt-parent = <&intc>;
114 interrupts = <0 25 4>;
115 reg = <0xe0004000 0x1000>;
116 #address-cells = <1>;
117 #size-cells = <0>;
118 };
119
Michal Simeka0cb47f2015-07-22 10:28:48 +0200120 i2c1: i2c@e0005000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900121 compatible = "cdns,i2c-r1p10";
122 status = "disabled";
123 clocks = <&clkc 39>;
124 interrupt-parent = <&intc>;
125 interrupts = <0 48 4>;
126 reg = <0xe0005000 0x1000>;
127 #address-cells = <1>;
128 #size-cells = <0>;
129 };
130
131 intc: interrupt-controller@f8f01000 {
132 compatible = "arm,cortex-a9-gic";
133 #interrupt-cells = <3>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900134 interrupt-controller;
135 reg = <0xF8F01000 0x1000>,
136 <0xF8F00100 0x100>;
137 };
138
Michal Simeka0cb47f2015-07-22 10:28:48 +0200139 L2: cache-controller@f8f02000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900140 compatible = "arm,pl310-cache";
141 reg = <0xF8F02000 0x1000>;
Michal Simekd50cb3d2015-07-22 11:26:08 +0200142 interrupts = <0 2 4>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900143 arm,data-latency = <3 2 2>;
144 arm,tag-latency = <2 2 2>;
145 cache-unified;
146 cache-level = <2>;
147 };
148
Michal Simekfb1a5062015-07-22 10:32:05 +0200149 mc: memory-controller@f8006000 {
150 compatible = "xlnx,zynq-ddrc-a05";
151 reg = <0xf8006000 0x1000>;
152 };
153
Michal Simeka0cb47f2015-07-22 10:28:48 +0200154 uart0: serial@e0000000 {
Michal Simek8a8c46a2015-07-22 10:40:51 +0200155 compatible = "xlnx,xuartps", "cdns,uart-r1p8";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900156 status = "disabled";
157 clocks = <&clkc 23>, <&clkc 40>;
Michal Simek8a8c46a2015-07-22 10:40:51 +0200158 clock-names = "uart_clk", "pclk";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900159 reg = <0xE0000000 0x1000>;
160 interrupts = <0 27 4>;
161 };
162
Michal Simeka0cb47f2015-07-22 10:28:48 +0200163 uart1: serial@e0001000 {
Michal Simek8a8c46a2015-07-22 10:40:51 +0200164 compatible = "xlnx,xuartps", "cdns,uart-r1p8";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900165 status = "disabled";
166 clocks = <&clkc 24>, <&clkc 41>;
Michal Simek8a8c46a2015-07-22 10:40:51 +0200167 clock-names = "uart_clk", "pclk";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900168 reg = <0xE0001000 0x1000>;
169 interrupts = <0 50 4>;
170 };
171
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530172 spi0: spi@e0006000 {
Michal Simek40b383f2015-07-22 10:47:33 +0200173 compatible = "xlnx,zynq-spi-r1p6";
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530174 reg = <0xe0006000 0x1000>;
175 status = "disabled";
176 interrupt-parent = <&intc>;
177 interrupts = <0 26 4>;
178 clocks = <&clkc 25>, <&clkc 34>;
179 clock-names = "ref_clk", "pclk";
Jagan Tekicdc9dd02015-06-27 00:51:34 +0530180 spi-max-frequency = <166666700>;
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530181 #address-cells = <1>;
182 #size-cells = <0>;
183 };
184
185 spi1: spi@e0007000 {
Michal Simek40b383f2015-07-22 10:47:33 +0200186 compatible = "xlnx,zynq-spi-r1p6";
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530187 reg = <0xe0007000 0x1000>;
188 status = "disabled";
189 interrupt-parent = <&intc>;
190 interrupts = <0 49 4>;
191 clocks = <&clkc 26>, <&clkc 35>;
192 clock-names = "ref_clk", "pclk";
Jagan Tekicdc9dd02015-06-27 00:51:34 +0530193 spi-max-frequency = <166666700>;
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530194 #address-cells = <1>;
195 #size-cells = <0>;
196 };
197
Jagan Teki70676cb2015-08-15 23:02:31 +0530198 qspi: spi@e000d000 {
199 clock-names = "ref_clk", "pclk";
200 clocks = <&clkc 10>, <&clkc 43>;
201 compatible = "xlnx,zynq-qspi-1.0";
202 status = "disabled";
203 interrupt-parent = <&intc>;
204 interrupts = <0 19 4>;
205 reg = <0xe000d000 0x1000>;
206 #address-cells = <1>;
207 #size-cells = <0>;
208 };
209
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900210 gem0: ethernet@e000b000 {
Michal Simek7e163362015-07-22 10:51:16 +0200211 compatible = "cdns,zynq-gem", "cdns,gem";
Michal Simek08305fe2015-07-22 10:50:02 +0200212 reg = <0xe000b000 0x1000>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900213 status = "disabled";
214 interrupts = <0 22 4>;
215 clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>;
216 clock-names = "pclk", "hclk", "tx_clk";
Michal Simek5ee236a2015-07-22 11:03:36 +0200217 #address-cells = <1>;
218 #size-cells = <0>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900219 };
220
221 gem1: ethernet@e000c000 {
Michal Simek7e163362015-07-22 10:51:16 +0200222 compatible = "cdns,zynq-gem", "cdns,gem";
Michal Simek08305fe2015-07-22 10:50:02 +0200223 reg = <0xe000c000 0x1000>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900224 status = "disabled";
225 interrupts = <0 45 4>;
226 clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>;
227 clock-names = "pclk", "hclk", "tx_clk";
Michal Simek5ee236a2015-07-22 11:03:36 +0200228 #address-cells = <1>;
229 #size-cells = <0>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900230 };
231
Michal Simeka0cb47f2015-07-22 10:28:48 +0200232 sdhci0: sdhci@e0100000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900233 compatible = "arasan,sdhci-8.9a";
234 status = "disabled";
235 clock-names = "clk_xin", "clk_ahb";
236 clocks = <&clkc 21>, <&clkc 32>;
237 interrupt-parent = <&intc>;
238 interrupts = <0 24 4>;
239 reg = <0xe0100000 0x1000>;
Michal Simeke5c343d2016-01-14 13:06:28 +0100240 };
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900241
Michal Simeka0cb47f2015-07-22 10:28:48 +0200242 sdhci1: sdhci@e0101000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900243 compatible = "arasan,sdhci-8.9a";
244 status = "disabled";
245 clock-names = "clk_xin", "clk_ahb";
246 clocks = <&clkc 22>, <&clkc 33>;
247 interrupt-parent = <&intc>;
248 interrupts = <0 47 4>;
249 reg = <0xe0101000 0x1000>;
Michal Simeke5c343d2016-01-14 13:06:28 +0100250 };
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900251
252 slcr: slcr@f8000000 {
253 #address-cells = <1>;
254 #size-cells = <1>;
Masahiro Yamada621a93e2016-04-25 12:14:43 +0900255 compatible = "xlnx,zynq-slcr", "syscon", "simple-mfd";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900256 reg = <0xF8000000 0x1000>;
257 ranges;
258 clkc: clkc@100 {
259 #clock-cells = <1>;
260 compatible = "xlnx,ps7-clkc";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900261 fclk-enable = <0>;
262 clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
263 "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
264 "dci", "lqspi", "smc", "pcap", "gem0", "gem1",
265 "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1",
266 "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1",
267 "dma", "usb0_aper", "usb1_aper", "gem0_aper",
268 "gem1_aper", "sdio0_aper", "sdio1_aper",
269 "spi0_aper", "spi1_aper", "can0_aper", "can1_aper",
270 "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper",
271 "gpio_aper", "lqspi_aper", "smc_aper", "swdt",
272 "dbg_trc", "dbg_apb";
273 reg = <0x100 0x100>;
274 };
Michal Simeke913ce22015-07-22 11:07:49 +0200275
Moritz Fischer4c987272015-07-30 18:13:55 -0700276 rstc: rstc@200 {
277 compatible = "xlnx,zynq-reset";
278 reg = <0x200 0x48>;
279 #reset-cells = <1>;
280 syscon = <&slcr>;
281 };
282
Michal Simeke913ce22015-07-22 11:07:49 +0200283 pinctrl0: pinctrl@700 {
284 compatible = "xlnx,pinctrl-zynq";
285 reg = <0x700 0x200>;
286 syscon = <&slcr>;
287 };
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900288 };
289
Michal Simekfb1a5062015-07-22 10:32:05 +0200290 dmac_s: dmac@f8003000 {
291 compatible = "arm,pl330", "arm,primecell";
292 reg = <0xf8003000 0x1000>;
293 interrupt-parent = <&intc>;
294 interrupt-names = "abort", "dma0", "dma1", "dma2", "dma3",
295 "dma4", "dma5", "dma6", "dma7";
296 interrupts = <0 13 4>,
297 <0 14 4>, <0 15 4>,
298 <0 16 4>, <0 17 4>,
299 <0 40 4>, <0 41 4>,
300 <0 42 4>, <0 43 4>;
301 #dma-cells = <1>;
302 #dma-channels = <8>;
303 #dma-requests = <4>;
304 clocks = <&clkc 27>;
305 clock-names = "apb_pclk";
306 };
307
308 devcfg: devcfg@f8007000 {
309 compatible = "xlnx,zynq-devcfg-1.0";
Michal Simek77bb73d2016-04-07 11:00:37 +0200310 interrupt-parent = <&intc>;
311 interrupts = <0 8 4>;
Michal Simekfb1a5062015-07-22 10:32:05 +0200312 reg = <0xf8007000 0x100>;
Michal Simek77bb73d2016-04-07 11:00:37 +0200313 clocks = <&clkc 12>, <&clkc 15>, <&clkc 16>, <&clkc 17>, <&clkc 18>;
314 clock-names = "ref_clk", "fclk0", "fclk1", "fclk2", "fclk3";
Moritz Fischer20fe3f12015-06-22 23:18:44 -0700315 syscon = <&slcr>;
Michal Simekfb1a5062015-07-22 10:32:05 +0200316 };
317
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900318 global_timer: timer@f8f00200 {
319 compatible = "arm,cortex-a9-global-timer";
320 reg = <0xf8f00200 0x20>;
321 interrupts = <1 11 0x301>;
322 interrupt-parent = <&intc>;
323 clocks = <&clkc 4>;
324 };
325
Michal Simeka0cb47f2015-07-22 10:28:48 +0200326 ttc0: timer@f8001000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900327 interrupt-parent = <&intc>;
Michal Simekb346bd12015-07-22 10:57:51 +0200328 interrupts = <0 10 4>, <0 11 4>, <0 12 4>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900329 compatible = "cdns,ttc";
330 clocks = <&clkc 6>;
331 reg = <0xF8001000 0x1000>;
332 };
333
Michal Simeka0cb47f2015-07-22 10:28:48 +0200334 ttc1: timer@f8002000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900335 interrupt-parent = <&intc>;
Michal Simekb346bd12015-07-22 10:57:51 +0200336 interrupts = <0 37 4>, <0 38 4>, <0 39 4>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900337 compatible = "cdns,ttc";
338 clocks = <&clkc 6>;
339 reg = <0xF8002000 0x1000>;
340 };
Michal Simekfb1a5062015-07-22 10:32:05 +0200341
Michal Simeka0cb47f2015-07-22 10:28:48 +0200342 scutimer: timer@f8f00600 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900343 interrupt-parent = <&intc>;
Michal Simeke5c343d2016-01-14 13:06:28 +0100344 interrupts = <1 13 0x301>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900345 compatible = "arm,cortex-a9-twd-timer";
Michal Simeke5c343d2016-01-14 13:06:28 +0100346 reg = <0xf8f00600 0x20>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900347 clocks = <&clkc 4>;
Michal Simeke5c343d2016-01-14 13:06:28 +0100348 };
Michal Simekfb1a5062015-07-22 10:32:05 +0200349
350 usb0: usb@e0002000 {
351 compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
352 status = "disabled";
353 clocks = <&clkc 28>;
354 interrupt-parent = <&intc>;
355 interrupts = <0 21 4>;
356 reg = <0xe0002000 0x1000>;
357 phy_type = "ulpi";
358 };
359
360 usb1: usb@e0003000 {
361 compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
362 status = "disabled";
363 clocks = <&clkc 29>;
364 interrupt-parent = <&intc>;
365 interrupts = <0 44 4>;
366 reg = <0xe0003000 0x1000>;
367 phy_type = "ulpi";
368 };
369
370 watchdog0: watchdog@f8005000 {
371 clocks = <&clkc 45>;
372 compatible = "cdns,wdt-r1p2";
373 interrupt-parent = <&intc>;
374 interrupts = <0 9 1>;
375 reg = <0xf8005000 0x1000>;
376 timeout-sec = <10>;
377 };
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900378 };
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +0530379};