blob: d25081c92fc63cf16f8940213d6fe41c25f346e8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbellcba69ee2014-05-05 11:52:26 +010010 */
11
12#include <common.h>
Simon Glass9edefc22019-11-14 12:57:37 -070013#include <cpu_func.h>
Simon Glass691d7192020-05-10 11:40:02 -060014#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060015#include <log.h>
Daniel Kochmańskia1514032015-05-29 16:55:42 +020016#include <mmc.h>
Hans de Goede66203772014-06-13 22:55:49 +020017#include <i2c.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010018#include <serial.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010019#include <spl.h>
Simon Glass90526e92020-05-10 11:39:56 -060020#include <asm/cache.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010021#include <asm/gpio.h>
22#include <asm/io.h>
23#include <asm/arch/clock.h>
24#include <asm/arch/gpio.h>
Bernhard Nortmannaf654d12015-09-17 18:52:52 +020025#include <asm/arch/spl.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010026#include <asm/arch/sys_proto.h>
27#include <asm/arch/timer.h>
Chen-Yu Tsai92369842015-08-25 10:49:19 +080028#include <asm/arch/tzpc.h>
Daniel Kochmańskia1514032015-05-29 16:55:42 +020029#include <asm/arch/mmc.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010030
Ian Campbell799aff32014-07-06 20:03:20 +010031#include <linux/compiler.h>
32
Simon Glass942cb0b2015-02-07 10:47:30 -070033struct fel_stash {
34 uint32_t sp;
35 uint32_t lr;
Siarhei Siamashka840fe952015-02-16 10:23:59 +020036 uint32_t cpsr;
37 uint32_t sctlr;
38 uint32_t vbar;
39 uint32_t cr;
Simon Glass942cb0b2015-02-07 10:47:30 -070040};
41
42struct fel_stash fel_stash __attribute__((section(".data")));
43
Andre Przywarace6912e2017-02-16 01:20:24 +000044#ifdef CONFIG_ARM64
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020045#include <asm/armv8/mmu.h>
46
47static struct mm_region sunxi_mem_map[] = {
48 {
49 /* SRAM, MMIO regions */
York Suncd4b0c52016-06-24 16:46:22 -070050 .virt = 0x0UL,
51 .phys = 0x0UL,
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020052 .size = 0x40000000UL,
53 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
54 PTE_BLOCK_NON_SHARE
55 }, {
56 /* RAM */
York Suncd4b0c52016-06-24 16:46:22 -070057 .virt = 0x40000000UL,
58 .phys = 0x40000000UL,
Icenowy Zheng70091342018-10-25 17:23:05 +080059 .size = 0xC0000000UL,
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020060 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
61 PTE_BLOCK_INNER_SHARE
62 }, {
63 /* List terminator */
64 0,
65 }
66};
67struct mm_region *mem_map = sunxi_mem_map;
68#endif
69
Simon Glassf6309742014-12-23 12:04:52 -070070static int gpio_init(void)
Ian Campbellcba69ee2014-05-05 11:52:26 +010071{
Icenowy Zheng5f19c932019-04-24 13:44:12 +080072 __maybe_unused uint val;
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080073#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080074#if defined(CONFIG_MACH_SUN4I) || \
75 defined(CONFIG_MACH_SUN7I) || \
76 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080077 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
78 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
79 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
80#endif
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080081#if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsai6ad8c742015-06-23 19:57:23 +080082 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
83 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowski487b3272015-03-22 18:12:22 +010084#else
Chen-Yu Tsai6ad8c742015-06-23 19:57:23 +080085 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
86 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowski487b3272015-03-22 18:12:22 +010087#endif
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080088 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080089#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
90 defined(CONFIG_MACH_SUN7I) || \
91 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowski487b3272015-03-22 18:12:22 +010092 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
93 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +080094 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +010095#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +010096 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
97 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +080098 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +010099#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100100 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
101 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripard77115392014-10-03 20:16:28 +0800102 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsaie5068892015-06-23 19:57:25 +0800103#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
104 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
105 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
106 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara7b82a222017-02-16 01:20:27 +0000107#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100108 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
109 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
110 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200111#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
112 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
113 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
114 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zheng7f51a402018-07-21 16:20:28 +0800115#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
116 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
117 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
118 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
Jernej Skrabecc13d98b2021-01-11 21:11:41 +0100119#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616)
120 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0);
121 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0);
122 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekard5a33572015-11-29 01:07:20 +0800123#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
124 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
125 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
126 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zhengc1994892017-04-08 15:30:12 +0800127#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
128 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
129 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
130 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede1871a8c2015-01-13 19:25:06 +0100131#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
132 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
133 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
134 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100135#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100136 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
137 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +0800138 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti5cd83b112015-05-05 17:02:00 -0700139#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
140 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
141 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
142 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100143#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100144 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
145 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsaic757a502014-10-22 16:47:47 +0800146 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Tobias Schramm7f4e2942021-02-15 00:19:58 +0100147#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \
148 !defined(CONFIG_MACH_SUN8I_R40)
149 sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1);
150 sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1);
151 sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP);
Hans de Goedef84269c2014-06-09 11:36:58 +0200152#else
153#error Unsupported console port number. Please fix pin mux settings in board.c
154#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100155
Jernej Skrabec44726092021-01-11 21:11:34 +0100156#ifdef CONFIG_SUN50I_GEN_H6
Icenowy Zheng5f19c932019-04-24 13:44:12 +0800157 /* Update PIO power bias configuration by copy hardware detected value */
158 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
159 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
160 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
161 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
162#endif
163
Ian Campbellcba69ee2014-05-05 11:52:26 +0100164 return 0;
165}
166
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000167#if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
Simon Glass2a2ee2a2016-09-24 18:20:13 -0600168static int spl_board_load_image(struct spl_image_info *spl_image,
169 struct spl_boot_device *bootdev)
Simon Glass942cb0b2015-02-07 10:47:30 -0700170{
171 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
172 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov36afd452015-11-08 17:11:49 +0200173
174 return 0;
Simon Glass942cb0b2015-02-07 10:47:30 -0700175}
Simon Glassebc4ef62016-11-30 15:30:50 -0700176SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glass97d9df02016-09-24 18:20:12 -0600177#endif
Simon Glass942cb0b2015-02-07 10:47:30 -0700178
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100179void s_init(void)
Simon Glassf6309742014-12-23 12:04:52 -0700180{
Hans de Goede583fede2016-03-04 10:57:34 +0100181 /*
182 * Undocumented magic taken from boot0, without this DRAM
183 * access gets messed up (seems cache related).
184 * The boot0 sources describe this as: "config ema for cache sram"
185 */
186#if defined CONFIG_MACH_SUN6I
Simon Glassf6309742014-12-23 12:04:52 -0700187 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goede5f8afd72016-03-24 22:37:08 +0100188#elif defined CONFIG_MACH_SUN8I
189 __maybe_unused uint version;
Hans de Goede583fede2016-03-04 10:57:34 +0100190
191 /* Unlock sram version info reg, read it, relock */
192 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goede5f8afd72016-03-24 22:37:08 +0100193 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goede583fede2016-03-04 10:57:34 +0100194 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
195
Hans de Goede5f8afd72016-03-24 22:37:08 +0100196 /*
197 * Ideally this would be a switch case, but we do not know exactly
198 * which versions there are and which version needs which settings,
199 * so reproduce the per SoC code from the BSP.
200 */
201#if defined CONFIG_MACH_SUN8I_A23
202 if (version == 0x1650)
Hans de Goede583fede2016-03-04 10:57:34 +0100203 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
204 else /* 0x1661 ? */
205 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goede5f8afd72016-03-24 22:37:08 +0100206#elif defined CONFIG_MACH_SUN8I_A33
207 if (version != 0x1667)
208 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
209#endif
210 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
211 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glassf6309742014-12-23 12:04:52 -0700212#endif
Hans de Goede583fede2016-03-04 10:57:34 +0100213
Andre Przywara85db5832017-02-16 01:20:21 +0000214#if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
Simon Glassf6309742014-12-23 12:04:52 -0700215 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
216 asm volatile(
217 "mrc p15, 0, r0, c1, c0, 1\n"
218 "orr r0, r0, #1 << 6\n"
Andre Przywara1afd0f62017-02-16 01:20:18 +0000219 "mcr p15, 0, r0, c1, c0, 1\n"
220 ::: "r0");
Simon Glassf6309742014-12-23 12:04:52 -0700221#endif
Chen-Yu Tsai58236642016-01-06 15:13:06 +0800222#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
223 /* Enable non-secure access to some peripherals */
Chen-Yu Tsai92369842015-08-25 10:49:19 +0800224 tzpc_init();
225#endif
Simon Glassf6309742014-12-23 12:04:52 -0700226
227 clock_init();
228 timer_init();
229 gpio_init();
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200230#ifndef CONFIG_DM_I2C
Simon Glassf6309742014-12-23 12:04:52 -0700231 i2c_init_board();
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200232#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100233 eth_init_board();
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100234}
Simon Glassf6309742014-12-23 12:04:52 -0700235
Andre Przywaraee98d762020-01-10 01:47:31 +0000236#define SUNXI_INVALID_BOOT_SOURCE -1
237
238static int sunxi_get_boot_source(void)
239{
240 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
241 return SUNXI_INVALID_BOOT_SOURCE;
242
243 return readb(SPL_ADDR + 0x28);
244}
245
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100246/* The sunxi internal brom will try to loader external bootloader
247 * from mmc0, nand flash, mmc2.
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100248 */
Maxime Ripard88290762017-08-23 10:06:30 +0200249uint32_t sunxi_get_boot_device(void)
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100250{
Andre Przywaraee98d762020-01-10 01:47:31 +0000251 int boot_source = sunxi_get_boot_source();
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200252
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200253 /*
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200254 * When booting from the SD card or NAND memory, the "eGON.BT0"
255 * signature is expected to be found in memory at the address 0x0004
256 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200257 *
258 * When booting in the FEL mode over USB, this signature is patched in
259 * memory and replaced with something else by the 'fel' tool. This other
260 * signature is selected in such a way, that it can't be present in a
261 * valid bootable SD card image (because the BROM would refuse to
262 * execute the SPL in this case).
263 *
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200264 * This checks for the signature and if it is not found returns to
265 * the FEL code in the BROM to wait and receive the main u-boot
266 * binary over USB. If it is found, it determines where SPL was
267 * read from.
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200268 */
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200269 switch (boot_source) {
Andre Przywaraee98d762020-01-10 01:47:31 +0000270 case SUNXI_INVALID_BOOT_SOURCE:
271 return BOOT_DEVICE_BOARD;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200272 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara067e0b92018-12-16 02:04:58 +0000273 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200274 return BOOT_DEVICE_MMC1;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200275 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200276 return BOOT_DEVICE_NAND;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200277 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara067e0b92018-12-16 02:04:58 +0000278 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200279 return BOOT_DEVICE_MMC2;
280 case SUNXI_BOOTED_FROM_SPI:
281 return BOOT_DEVICE_SPI;
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200282 }
283
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200284 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200285 return -1; /* Never reached */
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100286}
287
Maxime Ripard88290762017-08-23 10:06:30 +0200288#ifdef CONFIG_SPL_BUILD
Andre Przywarac0b417b2021-01-11 21:11:39 +0100289static u32 sunxi_get_spl_size(void)
290{
291 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
292 return 0;
293
294 return readl(SPL_ADDR + 0x10);
295}
296
Andre Przywara7c841d82020-01-10 01:47:32 +0000297/*
298 * The eGON SPL image can be located at 8KB or at 128KB into an SD card or
299 * an eMMC device. The boot source has bit 4 set in the latter case.
300 * By adding 120KB to the normal offset when booting from a "high" location
301 * we can support both cases.
Andre Przywarac0b417b2021-01-11 21:11:39 +0100302 * Also U-Boot proper is located at least 32KB after the SPL, but will
303 * immediately follow the SPL if that is bigger than that.
Andre Przywara7c841d82020-01-10 01:47:32 +0000304 */
Andre Przywarac0b417b2021-01-11 21:11:39 +0100305unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc,
306 unsigned long raw_sect)
Andre Przywara7c841d82020-01-10 01:47:32 +0000307{
Andre Przywarac0b417b2021-01-11 21:11:39 +0100308 unsigned long spl_size = sunxi_get_spl_size();
309 unsigned long sector;
310
311 sector = max(raw_sect, spl_size / 512);
Andre Przywara7c841d82020-01-10 01:47:32 +0000312
313 switch (sunxi_get_boot_source()) {
314 case SUNXI_BOOTED_FROM_MMC0_HIGH:
315 case SUNXI_BOOTED_FROM_MMC2_HIGH:
316 sector += (128 - 8) * 2;
317 break;
318 }
319
320 return sector;
321}
322
Maxime Ripard88290762017-08-23 10:06:30 +0200323u32 spl_boot_device(void)
324{
325 return sunxi_get_boot_device();
326}
327
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100328void board_init_f(ulong dummy)
329{
Hans de Goede6d0bdfd2015-09-13 12:31:24 +0200330 spl_init();
Simon Glassf6309742014-12-23 12:04:52 -0700331 preloader_console_init();
332
333#ifdef CONFIG_SPL_I2C_SUPPORT
334 /* Needed early by sunxi_board_init if PMU is enabled */
335 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
336#endif
337 sunxi_board_init();
Simon Glassf6309742014-12-23 12:04:52 -0700338}
339#endif
340
Ian Campbellcba69ee2014-05-05 11:52:26 +0100341void reset_cpu(ulong addr)
342{
Chen-Yu Tsai6c7ae2b2016-11-30 16:27:14 +0800343#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goedec7e79de2014-06-09 11:36:56 +0200344 static const struct sunxi_wdog *wdog =
345 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
346
347 /* Set the watchdog for its shortest interval (.5s) and wait */
348 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
349 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeae5de5a2014-06-13 22:55:52 +0200350
351 while (1) {
352 /* sun5i sometimes gets stuck without this */
353 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
354 }
Jernej Skrabec44726092021-01-11 21:11:34 +0100355#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6)
Clément Péron26f8e0d2019-04-17 19:41:05 +0200356#if defined(CONFIG_MACH_SUN50I_H6)
357 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800358 static const struct sunxi_wdog *wdog =
Clément Péron26f8e0d2019-04-17 19:41:05 +0200359 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
360#else
361 static const struct sunxi_wdog *wdog =
362 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
363#endif
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800364 /* Set the watchdog for its shortest interval (.5s) and wait */
365 writel(WDT_CFG_RESET, &wdog->cfg);
366 writel(WDT_MODE_EN, &wdog->mode);
367 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefc175432015-06-14 16:53:15 +0200368 while (1) { }
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800369#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100370}
371
Trevor Woerner10015022019-05-03 09:41:00 -0400372#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100373void enable_caches(void)
374{
375 /* Enable D-cache. I-cache is already enabled in start.S */
376 dcache_enable();
377}
378#endif