blob: 85316ddb667a5f2e120f35304ecaaca8a742166e [file] [log] [blame]
Tom Rini4549e782018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR X11
Ashish Kumar6d9b82d2017-08-31 16:12:53 +05302/*
3 * NXP ls1088a SOC common device tree source
4 *
Ioana Ciornei571c4972023-03-15 13:04:11 +02005 * Copyright 2017, 2020-2021, 2023 NXP
Ashish Kumar6d9b82d2017-08-31 16:12:53 +05306 */
7
Ioana Ciornei571c4972023-03-15 13:04:11 +02008#include <dt-bindings/clock/fsl,qoriq-clockgen.h>
Biwen Lid62cbea2021-02-05 19:01:53 +08009#include <dt-bindings/interrupt-controller/arm-gic.h>
Ashish Kumar6d9b82d2017-08-31 16:12:53 +053010/ {
11 compatible = "fsl,ls1088a";
12 interrupt-parent = <&gic>;
13 #address-cells = <2>;
14 #size-cells = <2>;
15
Ashish Kumar6d9b82d2017-08-31 16:12:53 +053016 gic: interrupt-controller@6000000 {
17 compatible = "arm,gic-v3";
Ashish Kumar6d9b82d2017-08-31 16:12:53 +053018 #interrupt-cells = <3>;
19 interrupt-controller;
Mathew McBridec2509a32023-04-12 07:38:18 +000020 reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
21 <0x0 0x06100000 0 0x100000>, /* GICR(RD_base+SGI_base)*/
22 <0x0 0x0c0c0000 0 0x2000>, /* GICC */
23 <0x0 0x0c0d0000 0 0x1000>, /* GICH */
24 <0x0 0x0c0e0000 0 0x20000>; /* GICV */
25 interrupts = <1 9 IRQ_TYPE_LEVEL_HIGH>;
26 #address-cells = <2>;
27 #size-cells = <2>;
28 ranges;
29
30 its: gic-its@6020000 {
31 compatible = "arm,gic-v3-its";
32 msi-controller;
33 reg = <0x0 0x6020000 0 0x20000>;
34 };
Ashish Kumar6d9b82d2017-08-31 16:12:53 +053035 };
36
37 timer {
38 compatible = "arm,armv8-timer";
39 interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */
40 <1 14 0x8>, /* Physical Non-Secure PPI, active-low */
41 <1 11 0x8>, /* Virtual PPI, active-low */
42 <1 10 0x8>; /* Hypervisor PPI, active-low */
43 };
44
Ioana Ciornei571c4972023-03-15 13:04:11 +020045 sysclk: sysclk {
46 compatible = "fixed-clock";
47 #clock-cells = <0>;
48 clock-frequency = <100000000>;
49 clock-output-names = "sysclk";
50 };
51
Ioana Ciornei204d5742023-03-15 13:04:09 +020052 soc {
53 compatible = "simple-bus";
54 #address-cells = <2>;
55 #size-cells = <2>;
56 ranges;
57 dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
58
Ioana Ciornei571c4972023-03-15 13:04:11 +020059 clockgen: clocking@1300000 {
60 compatible = "fsl,ls1088a-clockgen";
61 reg = <0 0x1300000 0 0xa0000>;
62 #clock-cells = <2>;
63 clocks = <&sysclk>;
Ioana Ciornei2b7d2c22023-03-15 13:04:10 +020064 };
65
Ioana Ciornei571c4972023-03-15 13:04:11 +020066 duart0: serial@21c0500 {
67 compatible = "fsl,ns16550", "ns16550a";
68 reg = <0x0 0x21c0500 0x0 0x100>;
69 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
70 QORIQ_CLK_PLL_DIV(4)>;
71 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
72 status = "disabled";
73 };
74
75 duart1: serial@21c0600 {
Ioana Ciornei2b7d2c22023-03-15 13:04:10 +020076 compatible = "fsl,ns16550", "ns16550a";
77 reg = <0x0 0x21c0600 0x0 0x100>;
Ioana Ciornei571c4972023-03-15 13:04:11 +020078 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
79 QORIQ_CLK_PLL_DIV(4)>;
80 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
81 status = "disabled";
Ioana Ciornei2b7d2c22023-03-15 13:04:10 +020082 };
Mathew McBridec2509a32023-04-12 07:38:18 +000083
Mathew McBridef365e3c2023-04-12 07:38:19 +000084 pcie1: pcie@3400000 {
85 compatible = "fsl,ls1088a-pcie";
86 reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
87 <0x20 0x00000000 0x0 0x00002000>; /* configuration space */
88 reg-names = "regs", "config";
89 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
90 interrupt-names = "aer";
91 #address-cells = <3>;
92 #size-cells = <2>;
93 device_type = "pci";
94 dma-coherent;
95 num-viewport = <256>;
96 bus-range = <0x0 0xff>;
97 ranges = <0x81000000 0x0 0x00000000 0x20 0x00010000 0x0 0x00010000 /* downstream I/O */
98 0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
99 msi-parent = <&its>;
100 #interrupt-cells = <1>;
101 interrupt-map-mask = <0 0 0 7>;
102 interrupt-map = <0000 0 0 1 &gic 0 0 0 109 IRQ_TYPE_LEVEL_HIGH>,
103 <0000 0 0 2 &gic 0 0 0 110 IRQ_TYPE_LEVEL_HIGH>,
104 <0000 0 0 3 &gic 0 0 0 111 IRQ_TYPE_LEVEL_HIGH>,
105 <0000 0 0 4 &gic 0 0 0 112 IRQ_TYPE_LEVEL_HIGH>;
106 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
Mathew McBride843f60b2023-04-12 07:38:20 +0000107 status = "disabled";
Mathew McBridef365e3c2023-04-12 07:38:19 +0000108 };
109
110 pcie_ep1: pcie-ep@3400000 {
111 compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
112 reg = <0x00 0x03400000 0x0 0x00100000>,
113 <0x20 0x00000000 0x8 0x00000000>;
114 reg-names = "regs", "addr_space";
115 num-ib-windows = <24>;
116 num-ob-windows = <256>;
117 max-functions = /bits/ 8 <2>;
118 status = "disabled";
119 };
120
121 pcie2: pcie@3500000 {
122 compatible = "fsl,ls1088a-pcie";
123 reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
124 <0x28 0x00000000 0x0 0x00002000>; /* configuration space */
125 reg-names = "regs", "config";
126 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
127 interrupt-names = "aer";
128 #address-cells = <3>;
129 #size-cells = <2>;
130 device_type = "pci";
131 dma-coherent;
132 num-viewport = <6>;
133 bus-range = <0x0 0xff>;
134 ranges = <0x81000000 0x0 0x00000000 0x28 0x00010000 0x0 0x00010000 /* downstream I/O */
135 0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
136 msi-parent = <&its>;
137 #interrupt-cells = <1>;
138 interrupt-map-mask = <0 0 0 7>;
139 interrupt-map = <0000 0 0 1 &gic 0 0 0 114 IRQ_TYPE_LEVEL_HIGH>,
140 <0000 0 0 2 &gic 0 0 0 115 IRQ_TYPE_LEVEL_HIGH>,
141 <0000 0 0 3 &gic 0 0 0 116 IRQ_TYPE_LEVEL_HIGH>,
142 <0000 0 0 4 &gic 0 0 0 117 IRQ_TYPE_LEVEL_HIGH>;
143 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
Mathew McBride843f60b2023-04-12 07:38:20 +0000144 status = "disabled";
Mathew McBridef365e3c2023-04-12 07:38:19 +0000145 };
146
147 pcie_ep2: pcie-ep@3500000 {
148 compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
149 reg = <0x00 0x03500000 0x0 0x00100000>,
150 <0x28 0x00000000 0x8 0x00000000>;
151 reg-names = "regs", "addr_space";
152 num-ib-windows = <6>;
153 num-ob-windows = <6>;
154 status = "disabled";
155 };
156
157 pcie3: pcie@3600000 {
158 compatible = "fsl,ls1088a-pcie";
159 reg = <0x00 0x03600000 0x0 0x00100000>, /* controller registers */
160 <0x30 0x00000000 0x0 0x00002000>; /* configuration space */
161 reg-names = "regs", "config";
162 interrupts = <0 118 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
163 interrupt-names = "aer";
164 #address-cells = <3>;
165 #size-cells = <2>;
166 device_type = "pci";
167 dma-coherent;
168 num-viewport = <6>;
169 bus-range = <0x0 0xff>;
170 ranges = <0x81000000 0x0 0x00000000 0x30 0x00010000 0x0 0x00010000 /* downstream I/O */
171 0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
172 msi-parent = <&its>;
173 #interrupt-cells = <1>;
174 interrupt-map-mask = <0 0 0 7>;
175 interrupt-map = <0000 0 0 1 &gic 0 0 0 119 IRQ_TYPE_LEVEL_HIGH>,
176 <0000 0 0 2 &gic 0 0 0 120 IRQ_TYPE_LEVEL_HIGH>,
177 <0000 0 0 3 &gic 0 0 0 121 IRQ_TYPE_LEVEL_HIGH>,
178 <0000 0 0 4 &gic 0 0 0 122 IRQ_TYPE_LEVEL_HIGH>;
179 iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
Mathew McBride843f60b2023-04-12 07:38:20 +0000180 status = "disabled";
Mathew McBridef365e3c2023-04-12 07:38:19 +0000181 };
182
183 pcie_ep3: pcie-ep@3600000 {
184 compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
185 reg = <0x00 0x03600000 0x0 0x00100000>,
186 <0x30 0x00000000 0x8 0x00000000>;
187 reg-names = "regs", "addr_space";
188 num-ib-windows = <6>;
189 num-ob-windows = <6>;
190 status = "disabled";
191 };
192
Mathew McBridec2509a32023-04-12 07:38:18 +0000193 smmu: iommu@5000000 {
194 compatible = "arm,mmu-500";
195 reg = <0 0x5000000 0 0x800000>;
196 #iommu-cells = <1>;
197 stream-match-mask = <0x7C00>;
198 dma-coherent;
199 #global-interrupts = <12>;
200 // global secure fault
201 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
202 // combined secure
203 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
204 // global non-secure fault
205 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
206 // combined non-secure
207 <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
208 // performance counter interrupts 0-7
209 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
210 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
212 <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
213 <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
214 <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
215 <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
217 // per context interrupt, 64 interrupts
218 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
221 <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
222 <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
223 <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
224 <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
225 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
226 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
227 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
228 <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
229 <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
230 <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
231 <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
232 <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
233 <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
234 <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
235 <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
236 <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
237 <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
238 <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
239 <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
240 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
241 <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
242 <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
243 <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
244 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
245 <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
246 <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
247 <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
248 <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
249 <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
250 <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
251 <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
252 <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>,
253 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
254 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
255 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
256 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
257 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
258 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
259 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
260 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
261 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
262 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
263 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
264 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
265 <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
266 <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>,
267 <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
268 <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
269 <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
270 <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
271 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
272 <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
273 <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
274 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
275 <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
279 <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
280 <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
281 <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
282 };
Ioana Ciornei204d5742023-03-15 13:04:09 +0200283 };
284
Chuanhua Hanc2eda952019-07-23 18:43:14 +0800285 i2c0: i2c@2000000 {
286 compatible = "fsl,vf610-i2c";
287 #address-cells = <1>;
288 #size-cells = <0>;
289 reg = <0x0 0x2000000 0x0 0x10000>;
290 interrupts = <0 34 4>;
291 };
292
293 i2c1: i2c@2010000 {
294 compatible = "fsl,vf610-i2c";
295 #address-cells = <1>;
296 #size-cells = <0>;
297 reg = <0x0 0x2010000 0x0 0x10000>;
298 interrupts = <0 34 4>;
299 };
300
301 i2c2: i2c@2020000 {
302 compatible = "fsl,vf610-i2c";
303 #address-cells = <1>;
304 #size-cells = <0>;
305 reg = <0x0 0x2020000 0x0 0x10000>;
306 interrupts = <0 35 4>;
307 };
308
309 i2c3: i2c@2030000 {
310 compatible = "fsl,vf610-i2c";
311 #address-cells = <1>;
312 #size-cells = <0>;
313 reg = <0x0 0x2030000 0x0 0x10000>;
314 interrupts = <0 35 4>;
315 };
316
Ashish Kumar6d9b82d2017-08-31 16:12:53 +0530317 dspi: dspi@2100000 {
318 compatible = "fsl,vf610-dspi";
319 #address-cells = <1>;
320 #size-cells = <0>;
321 reg = <0x0 0x2100000 0x0 0x10000>;
322 interrupts = <0 26 0x4>; /* Level high type */
Michael Walle8c580892021-10-13 18:14:18 +0200323 spi-num-chipselects = <6>;
Ashish Kumar6d9b82d2017-08-31 16:12:53 +0530324 };
325
326 qspi: quadspi@1550000 {
Kuldeep Singhb480bcc2019-12-12 11:49:24 +0530327 compatible = "fsl,ls1088a-qspi";
Ashish Kumar6d9b82d2017-08-31 16:12:53 +0530328 #address-cells = <1>;
329 #size-cells = <0>;
330 reg = <0x0 0x20c0000 0x0 0x10000>,
331 <0x0 0x20000000 0x0 0x10000000>;
332 reg-names = "QuadSPI", "QuadSPI-memory";
Kuldeep Singhf5402112021-10-01 16:24:24 +0530333 status = "disabled";
Ashish Kumar6d9b82d2017-08-31 16:12:53 +0530334 };
Yinbo Zhu585d3572018-09-25 14:47:09 +0800335
336 esdhc: esdhc@2140000 {
337 compatible = "fsl,esdhc";
338 reg = <0x0 0x2140000 0x0 0x10000>;
339 interrupts = <0 28 0x4>; /* Level high type */
340 little-endian;
341 bus-width = <4>;
342 };
343
Biwen Lid62cbea2021-02-05 19:01:53 +0800344 gpio0: gpio@2300000 {
345 compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
346 reg = <0x0 0x2300000 0x0 0x10000>;
347 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
348 little-endian;
349 gpio-controller;
350 #gpio-cells = <2>;
351 interrupt-controller;
352 #interrupt-cells = <2>;
353 };
354
355 gpio1: gpio@2310000 {
356 compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
357 reg = <0x0 0x2310000 0x0 0x10000>;
358 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
359 little-endian;
360 gpio-controller;
361 #gpio-cells = <2>;
362 interrupt-controller;
363 #interrupt-cells = <2>;
364 };
365
366 gpio2: gpio@2320000 {
367 compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
368 reg = <0x0 0x2320000 0x0 0x10000>;
369 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
370 little-endian;
371 gpio-controller;
372 #gpio-cells = <2>;
373 interrupt-controller;
374 #interrupt-cells = <2>;
375 };
376
377 gpio3: gpio@2330000 {
378 compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
379 reg = <0x0 0x2330000 0x0 0x10000>;
380 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
381 little-endian;
382 gpio-controller;
383 #gpio-cells = <2>;
384 interrupt-controller;
385 #interrupt-cells = <2>;
386 };
387
Ashish Kumarc1c597e2018-02-19 14:16:58 +0530388 ifc: ifc@1530000 {
389 compatible = "fsl,ifc", "simple-bus";
390 reg = <0x0 0x2240000 0x0 0x20000>;
391 interrupts = <0 21 0x4>; /* Level high type */
392 };
Hou Zhiqiang4c5c87d2017-09-04 10:47:53 +0800393
Ran Wangd4c746c2017-10-23 10:09:24 +0800394 usb0: usb3@3100000 {
395 compatible = "fsl,layerscape-dwc3";
396 reg = <0x0 0x3100000 0x0 0x10000>;
397 interrupts = <0 80 0x4>; /* Level high type */
398 dr_mode = "host";
399 };
400
401 usb1: usb3@3110000 {
402 compatible = "fsl,layerscape-dwc3";
403 reg = <0x0 0x3110000 0x0 0x10000>;
404 interrupts = <0 81 0x4>; /* Level high type */
405 dr_mode = "host";
406 };
407
Gaurav Jain88071ca2022-03-24 11:50:34 +0530408 crypto: crypto@8000000 {
409 compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
410 fsl,sec-era = <8>;
411 #address-cells = <1>;
412 #size-cells = <1>;
413 ranges = <0x0 0x00 0x8000000 0x100000>;
414 reg = <0x00 0x8000000 0x0 0x100000>;
415 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
416 dma-coherent;
417
418 sec_jr0: jr@10000 {
419 compatible = "fsl,sec-v5.0-job-ring",
420 "fsl,sec-v4.0-job-ring";
421 reg = <0x10000 0x10000>;
422 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
423 };
424
425 sec_jr1: jr@20000 {
426 compatible = "fsl,sec-v5.0-job-ring",
427 "fsl,sec-v4.0-job-ring";
428 reg = <0x20000 0x10000>;
429 interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
430 };
431
432 sec_jr2: jr@30000 {
433 compatible = "fsl,sec-v5.0-job-ring",
434 "fsl,sec-v4.0-job-ring";
435 reg = <0x30000 0x10000>;
436 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
437 };
438
439 sec_jr3: jr@40000 {
440 compatible = "fsl,sec-v5.0-job-ring",
441 "fsl,sec-v4.0-job-ring";
442 reg = <0x40000 0x10000>;
443 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
444 };
445 };
446
Peng Ma3e586ee2018-10-22 10:39:50 +0800447 sata: sata@3200000 {
448 compatible = "fsl,ls1088a-ahci";
Peng Mae765ee52019-04-17 10:10:49 +0000449 reg = <0x0 0x3200000 0x0 0x10000 /* ccsr sata base */
450 0x7 0x100520 0x0 0x4>; /* ecc sata addr*/
Michael Wallecde9b142021-10-13 18:14:20 +0200451 reg-names = "ahci", "sata-ecc";
Peng Ma3e586ee2018-10-22 10:39:50 +0800452 interrupts = <0 133 4>;
453 status = "disabled";
454 };
455
Mathew McBrideb50fe3f2019-10-18 14:27:53 +1100456 psci {
457 compatible = "arm,psci-0.2";
458 method = "smc";
459 };
460
Ioana Ciornei68c7c002020-03-18 16:47:46 +0200461 fsl_mc: fsl-mc@80c000000 {
462 compatible = "fsl,qoriq-mc", "simple-mfd";
463 reg = <0x00000008 0x0c000000 0 0x40>, /* MC portal base */
464 <0x00000000 0x08340000 0 0x40000>; /* MC control reg */
465 #address-cells = <3>;
466 #size-cells = <1>;
467
468 /*
469 * Region type 0x0 - MC portals
470 * Region type 0x1 - QBMAN portals
471 */
472 ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
473 0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
474
475 dpmacs {
476 compatible = "simple-mfd";
477 #address-cells = <1>;
478 #size-cells = <0>;
479
480 dpmac1: dpmac@1 {
481 compatible = "fsl,qoriq-mc-dpmac";
482 reg = <0x1>;
483 status = "disabled";
484 };
485
486 dpmac2: dpmac@2 {
487 compatible = "fsl,qoriq-mc-dpmac";
488 reg = <0x2>;
489 status = "disabled";
490 };
491
492 dpmac3: dpmac@3 {
493 compatible = "fsl,qoriq-mc-dpmac";
494 reg = <0x3>;
495 status = "disabled";
496 };
497
498 dpmac4: dpmac@4 {
499 compatible = "fsl,qoriq-mc-dpmac";
500 reg = <0x4>;
501 status = "disabled";
502 };
503
504 dpmac5: dpmac@5 {
505 compatible = "fsl,qoriq-mc-dpmac";
506 reg = <0x5>;
507 status = "disabled";
508 };
509
510 dpmac6: dpmac@6 {
511 compatible = "fsl,qoriq-mc-dpmac";
512 reg = <0x6>;
513 status = "disabled";
514 };
515
516 dpmac7: dpmac@7 {
517 compatible = "fsl,qoriq-mc-dpmac";
518 reg = <0x7>;
519 status = "disabled";
520 };
521
522 dpmac8: dpmac@8 {
523 compatible = "fsl,qoriq-mc-dpmac";
524 reg = <0x8>;
525 status = "disabled";
526 };
527
528 dpmac9: dpmac@9 {
529 compatible = "fsl,qoriq-mc-dpmac";
530 reg = <0x9>;
531 status = "disabled";
532 };
533
534 dpmac10: dpmac@a {
535 compatible = "fsl,qoriq-mc-dpmac";
536 reg = <0xa>;
537 status = "disabled";
538 };
539 };
540 };
541
Ioana Ciorneia369ee32020-03-18 16:47:43 +0200542 emdio1: mdio@8B96000 {
543 compatible = "fsl,ls-mdio";
544 reg = <0x0 0x8B96000 0x0 0x1000>;
545 #address-cells = <1>;
546 #size-cells = <0>;
547 status = "disabled";
548 };
549
550 emdio2: mdio@8B97000 {
551 compatible = "fsl,ls-mdio";
552 reg = <0x0 0x8B97000 0x0 0x1000>;
553 #address-cells = <1>;
554 #size-cells = <0>;
555 status = "disabled";
556 };
Ashish Kumar6d9b82d2017-08-31 16:12:53 +0530557};