blob: b3202342932bd200480e735c089395300c5b3c7b [file] [log] [blame]
Jagan Teki337fcdc2018-12-31 15:35:01 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland21d314a2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki337fcdc2018-12-31 15:35:01 +053012#include <dt-bindings/clock/sun50i-h6-ccu.h>
13#include <dt-bindings/reset/sun50i-h6-ccu.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki337fcdc2018-12-31 15:35:01 +053015
16static struct ccu_clk_gate h6_gates[] = {
Andre Przywara444ab352022-05-04 22:10:28 +010017 [CLK_PLL_PERIPH0] = GATE(0x020, BIT(31)),
18
Andre Przywarad6cb09d2022-05-05 01:25:43 +010019 [CLK_APB1] = GATE_DUMMY,
20
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000021 [CLK_BUS_MMC0] = GATE(0x84c, BIT(0)),
22 [CLK_BUS_MMC1] = GATE(0x84c, BIT(1)),
23 [CLK_BUS_MMC2] = GATE(0x84c, BIT(2)),
Jagan Teki337fcdc2018-12-31 15:35:01 +053024 [CLK_BUS_UART0] = GATE(0x90c, BIT(0)),
25 [CLK_BUS_UART1] = GATE(0x90c, BIT(1)),
26 [CLK_BUS_UART2] = GATE(0x90c, BIT(2)),
27 [CLK_BUS_UART3] = GATE(0x90c, BIT(3)),
Jagan Teki82111462019-02-27 20:02:06 +053028
Samuel Hollandc61897b2021-09-12 09:47:24 -050029 [CLK_BUS_I2C0] = GATE(0x91c, BIT(0)),
30 [CLK_BUS_I2C1] = GATE(0x91c, BIT(1)),
31 [CLK_BUS_I2C2] = GATE(0x91c, BIT(2)),
32 [CLK_BUS_I2C3] = GATE(0x91c, BIT(3)),
33
Jagan Teki82111462019-02-27 20:02:06 +053034 [CLK_SPI0] = GATE(0x940, BIT(31)),
35 [CLK_SPI1] = GATE(0x944, BIT(31)),
36
37 [CLK_BUS_SPI0] = GATE(0x96c, BIT(0)),
38 [CLK_BUS_SPI1] = GATE(0x96c, BIT(1)),
Jagan Teki68620c92019-02-28 00:26:57 +053039
40 [CLK_BUS_EMAC] = GATE(0x97c, BIT(0)),
Andre Przywara106c1302019-06-23 15:09:48 +010041
42 [CLK_USB_PHY0] = GATE(0xa70, BIT(29)),
43 [CLK_USB_OHCI0] = GATE(0xa70, BIT(31)),
44
45 [CLK_USB_PHY1] = GATE(0xa74, BIT(29)),
46
47 [CLK_USB_HSIC] = GATE(0xa7c, BIT(26)),
48 [CLK_USB_HSIC_12M] = GATE(0xa7c, BIT(27)),
49 [CLK_USB_PHY3] = GATE(0xa7c, BIT(29)),
50 [CLK_USB_OHCI3] = GATE(0xa7c, BIT(31)),
51
52 [CLK_BUS_OHCI0] = GATE(0xa8c, BIT(0)),
53 [CLK_BUS_OHCI3] = GATE(0xa8c, BIT(3)),
54 [CLK_BUS_EHCI0] = GATE(0xa8c, BIT(4)),
Samuel Hollandfa7eabf2021-02-07 23:57:20 -060055 [CLK_BUS_XHCI] = GATE(0xa8c, BIT(5)),
Andre Przywara106c1302019-06-23 15:09:48 +010056 [CLK_BUS_EHCI3] = GATE(0xa8c, BIT(7)),
57 [CLK_BUS_OTG] = GATE(0xa8c, BIT(8)),
Jagan Teki337fcdc2018-12-31 15:35:01 +053058};
59
60static struct ccu_reset h6_resets[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000061 [RST_BUS_MMC0] = RESET(0x84c, BIT(16)),
62 [RST_BUS_MMC1] = RESET(0x84c, BIT(17)),
63 [RST_BUS_MMC2] = RESET(0x84c, BIT(18)),
Jagan Teki337fcdc2018-12-31 15:35:01 +053064 [RST_BUS_UART0] = RESET(0x90c, BIT(16)),
65 [RST_BUS_UART1] = RESET(0x90c, BIT(17)),
66 [RST_BUS_UART2] = RESET(0x90c, BIT(18)),
67 [RST_BUS_UART3] = RESET(0x90c, BIT(19)),
Jagan Teki82111462019-02-27 20:02:06 +053068
Samuel Hollandc61897b2021-09-12 09:47:24 -050069 [RST_BUS_I2C0] = RESET(0x91c, BIT(16)),
70 [RST_BUS_I2C1] = RESET(0x91c, BIT(17)),
71 [RST_BUS_I2C2] = RESET(0x91c, BIT(18)),
72 [RST_BUS_I2C3] = RESET(0x91c, BIT(19)),
73
Jagan Teki82111462019-02-27 20:02:06 +053074 [RST_BUS_SPI0] = RESET(0x96c, BIT(16)),
75 [RST_BUS_SPI1] = RESET(0x96c, BIT(17)),
Jagan Teki68620c92019-02-28 00:26:57 +053076
77 [RST_BUS_EMAC] = RESET(0x97c, BIT(16)),
Andre Przywara106c1302019-06-23 15:09:48 +010078
79 [RST_USB_PHY0] = RESET(0xa70, BIT(30)),
80
81 [RST_USB_PHY1] = RESET(0xa74, BIT(30)),
82
83 [RST_USB_HSIC] = RESET(0xa7c, BIT(28)),
84 [RST_USB_PHY3] = RESET(0xa7c, BIT(30)),
85
86 [RST_BUS_OHCI0] = RESET(0xa8c, BIT(16)),
87 [RST_BUS_OHCI3] = RESET(0xa8c, BIT(19)),
88 [RST_BUS_EHCI0] = RESET(0xa8c, BIT(20)),
Samuel Hollandfa7eabf2021-02-07 23:57:20 -060089 [RST_BUS_XHCI] = RESET(0xa8c, BIT(21)),
Andre Przywara106c1302019-06-23 15:09:48 +010090 [RST_BUS_EHCI3] = RESET(0xa8c, BIT(23)),
91 [RST_BUS_OTG] = RESET(0xa8c, BIT(24)),
Jagan Teki337fcdc2018-12-31 15:35:01 +053092};
93
94static const struct ccu_desc h6_ccu_desc = {
95 .gates = h6_gates,
96 .resets = h6_resets,
97};
98
99static int h6_clk_bind(struct udevice *dev)
100{
101 return sunxi_reset_bind(dev, ARRAY_SIZE(h6_resets));
102}
103
104static const struct udevice_id h6_ccu_ids[] = {
105 { .compatible = "allwinner,sun50i-h6-ccu",
106 .data = (ulong)&h6_ccu_desc },
107 { }
108};
109
110U_BOOT_DRIVER(clk_sun50i_h6) = {
111 .name = "sun50i_h6_ccu",
112 .id = UCLASS_CLK,
113 .of_match = h6_ccu_ids,
Simon Glass41575d82020-12-03 16:55:17 -0700114 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki337fcdc2018-12-31 15:35:01 +0530115 .ops = &sunxi_clk_ops,
116 .probe = sunxi_clk_probe,
117 .bind = h6_clk_bind,
118};