blob: 761032e923dec510c9be0b740282384b6a41696c [file] [log] [blame]
Jon Loeliger9553df82007-10-16 15:26:51 -05001/*
Timur Tabiba8e76b2011-04-11 14:18:22 -05002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Jon Loeliger9553df82007-10-16 15:26:51 -05003 *
Tom Rini5b8031c2016-01-14 22:05:13 -05004 * SPDX-License-Identifier: GPL-2.0
Jon Loeliger9553df82007-10-16 15:26:51 -05005 */
6
7/*
8 * MPC8610HPCD board configuration file
Jon Loeliger9553df82007-10-16 15:26:51 -05009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* High Level Configuration Options */
Jon Loeliger9553df82007-10-16 15:26:51 -050015#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
16
Wolfgang Denk2ae18242010-10-06 09:05:45 +020017#define CONFIG_SYS_TEXT_BASE 0xfff00000
18
York Sun070ba562007-10-31 14:59:04 -050019/* video */
Timur Tabiba8e76b2011-04-11 14:18:22 -050020#define CONFIG_FSL_DIU_FB
21
Timur Tabi7d3053f2011-02-15 17:09:19 -060022#ifdef CONFIG_FSL_DIU_FB
23#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
Timur Tabie69e5202010-08-31 19:56:43 -050024#define CONFIG_CMD_BMP
Timur Tabie69e5202010-08-31 19:56:43 -050025#define CONFIG_VIDEO_LOGO
26#define CONFIG_VIDEO_BMP_LOGO
York Sun070ba562007-10-31 14:59:04 -050027#endif
28
Jon Loeliger9553df82007-10-16 15:26:51 -050029#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger9553df82007-10-16 15:26:51 -050031#endif
32
Becky Bruce1266df82008-11-03 15:44:01 -060033/*
34 * virtual address to be used for temporary mappings. There
35 * should be 128k free at this VA.
36 */
37#define CONFIG_SYS_SCRATCH_VA 0xc0000000
38
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040039#define CONFIG_PCI1 1 /* PCI controller 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -050040#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
41#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
42#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000043#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ba93f62008-10-21 18:06:15 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger9553df82007-10-16 15:26:51 -050045
46#define CONFIG_ENV_OVERWRITE
Jon Loeliger9553df82007-10-16 15:26:51 -050047#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
48
Peter Tyser4bbfd3e2010-10-07 22:32:48 -050049#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce31d82672008-05-08 19:02:12 -050050#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
Jon Loeliger9553df82007-10-16 15:26:51 -050051#define CONFIG_ALTIVEC 1
52
53/*
54 * L2CR setup -- make sure this is right for your board!
55 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_L2
Jon Loeliger9553df82007-10-16 15:26:51 -050057#define L2_INIT 0
York Suna8778802007-10-29 13:58:39 -050058#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger9553df82007-10-16 15:26:51 -050059
60#ifndef CONFIG_SYS_CLK_FREQ
61#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
62#endif
63
64#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
York Suna8778802007-10-29 13:58:39 -050065#define CONFIG_MISC_INIT_R 1
Jon Loeliger9553df82007-10-16 15:26:51 -050066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
68#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger9553df82007-10-16 15:26:51 -050069
70/*
71 * Base addresses -- Note these are effective addresses where the
72 * actual resources get mapped (not physical addresses)
73 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
75#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger9553df82007-10-16 15:26:51 -050076
Jon Loeligerf6987382008-11-20 14:02:56 -060077#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
78#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaad19e7a2009-08-05 07:59:35 -050079#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerf6987382008-11-20 14:02:56 -060080
Jon Loeliger39aa1a72008-08-26 15:01:36 -050081/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070082#define CONFIG_SYS_FSL_DDR2
Jon Loeliger39aa1a72008-08-26 15:01:36 -050083#undef CONFIG_FSL_DDR_INTERACTIVE
84#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
85#define CONFIG_DDR_SPD
86
87#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
88#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
89
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruce1266df82008-11-03 15:44:01 -060092#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger9553df82007-10-16 15:26:51 -050093#define CONFIG_VERY_BIG_RAM
94
Jon Loeliger39aa1a72008-08-26 15:01:36 -050095#define CONFIG_NUM_DDR_CONTROLLERS 1
96#define CONFIG_DIMM_SLOTS_PER_CTLR 1
97#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger9553df82007-10-16 15:26:51 -050098
Kumar Galac39f44d2011-01-31 22:18:47 -060099#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500100
101/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger9553df82007-10-16 15:26:51 -0500103
104#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
106#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
107#define CONFIG_SYS_DDR_TIMING_3 0x00000000
108#define CONFIG_SYS_DDR_TIMING_0 0x00260802
109#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
110#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
111#define CONFIG_SYS_DDR_MODE_1 0x00480432
112#define CONFIG_SYS_DDR_MODE_2 0x00000000
113#define CONFIG_SYS_DDR_INTERVAL 0x06180100
114#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
115#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
116#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
117#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
118#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
119#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger9553df82007-10-16 15:26:51 -0500120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
122#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
123#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500124
Jon Loeliger9553df82007-10-16 15:26:51 -0500125#endif
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500126
Jon Loeligerad8f8682008-01-15 13:42:41 -0600127#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200129#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
131#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
134#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger9553df82007-10-16 15:26:51 -0500137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
139#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
142#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger9553df82007-10-16 15:26:51 -0500143#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_BR2_PRELIM 0xf0000000
145#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500146#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
148#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500149
Jason Jin761421c2007-10-29 19:26:21 +0800150#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger9553df82007-10-16 15:26:51 -0500151#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
152#define PIXIS_ID 0x0 /* Board ID at offset 0 */
153#define PIXIS_VER 0x1 /* Board version at offset 1 */
154#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
155#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
156#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
157#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Suna8778802007-10-29 13:58:39 -0500158#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500159#define PIXIS_VCTL 0x10 /* VELA Control Register */
160#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
161#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
162#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
163#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
164#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
165#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
166#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi2feb4af2010-03-31 17:44:13 -0500167#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger9553df82007-10-16 15:26:51 -0500168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
170#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger9553df82007-10-16 15:26:51 -0500171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#undef CONFIG_SYS_FLASH_CHECKSUM
173#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200175#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Brucebf9a8c32008-11-05 14:55:35 -0600176#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500177
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200178#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_CFI
180#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
183#define CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500184#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#undef CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500186#endif
187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger9553df82007-10-16 15:26:51 -0500189#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger9553df82007-10-16 15:26:51 -0500191#endif
192
193#undef CONFIG_CLOCKS_IN_MHZ
194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_INIT_RAM_LOCK 1
196#ifndef CONFIG_SYS_INIT_RAM_LOCK
197#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500198#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500200#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200201#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger9553df82007-10-16 15:26:51 -0500202
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200203#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger9553df82007-10-16 15:26:51 -0500205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
207#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500208
209/* Serial Port */
210#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_NS16550_SERIAL
212#define CONFIG_SYS_NS16550_REG_SIZE 1
213#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger9553df82007-10-16 15:26:51 -0500214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger9553df82007-10-16 15:26:51 -0500216 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
219#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger9553df82007-10-16 15:26:51 -0500220
Jon Loeliger9553df82007-10-16 15:26:51 -0500221/* maximum size of the flat tree (8K) */
222#define OF_FLAT_TREE_MAX_SIZE 8192
223
Jon Loeliger9553df82007-10-16 15:26:51 -0500224/*
225 * I2C
226 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200227#define CONFIG_SYS_I2C
228#define CONFIG_SYS_I2C_FSL
229#define CONFIG_SYS_FSL_I2C_SPEED 400000
230#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
231#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
232#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger9553df82007-10-16 15:26:51 -0500233
234/*
235 * General PCI
236 * Addresses are mapped 1-1.
237 */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600238#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
239#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
240#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600242#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600244#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500246
Jon Loeliger9553df82007-10-16 15:26:51 -0500247/* controller 1, Base address 0xa000 */
Kumar Galab8526212010-12-17 10:42:33 -0600248#define CONFIG_SYS_PCIE1_NAME "ULI"
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600249#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
250#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600252#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
254#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500255
256/* controller 2, Base Address 0x9000 */
Kumar Galab8526212010-12-17 10:42:33 -0600257#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600258#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
259#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600261#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
263#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500264
Jon Loeliger9553df82007-10-16 15:26:51 -0500265#if defined(CONFIG_PCI)
266
267#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
268
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600269#define CONFIG_CMD_REGINFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500270
Roy Zang7c2221e2008-01-15 16:38:38 +0800271#define CONFIG_ULI526X
272#ifdef CONFIG_ULI526X
Roy Zang1d8a49e2007-09-13 18:52:28 +0800273#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500274
Jon Loeliger9553df82007-10-16 15:26:51 -0500275/************************************************************
276 * USB support
277 ************************************************************/
York Sun070ba562007-10-31 14:59:04 -0500278#define CONFIG_PCI_OHCI 1
279#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_USB_EVENT_POLL 1
281#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
282#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
283#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500284
285#if !defined(CONFIG_PCI_PNP)
286#define PCI_ENET0_IOADDR 0xe0000000
287#define PCI_ENET0_MEMADDR 0xe0000000
288#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
289#endif
290
291#define CONFIG_DOS_PARTITION
292#define CONFIG_SCSI_AHCI
293
294#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500295#define CONFIG_LIBATA
Jon Loeliger9553df82007-10-16 15:26:51 -0500296#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
298#define CONFIG_SYS_SCSI_MAX_LUN 1
299#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
300#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger9553df82007-10-16 15:26:51 -0500301#endif
302
303#endif /* CONFIG_PCI */
304
305/*
306 * BAT0 2G Cacheable, non-guarded
307 * 0x0000_0000 2G DDR
308 */
Timur Tabi9ff32d82010-03-29 12:51:07 -0500309#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
310#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger9553df82007-10-16 15:26:51 -0500311
312/*
313 * BAT1 1G Cache-inhibited, guarded
314 * 0x8000_0000 256M PCI-1 Memory
315 * 0xa000_0000 256M PCI-Express 1 Memory
316 * 0x9000_0000 256M PCI-Express 2 Memory
317 */
318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500320 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600321#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
323#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger9553df82007-10-16 15:26:51 -0500324
325/*
Jason Jinf3bceaa2007-10-26 18:31:59 +0800326 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger9553df82007-10-16 15:26:51 -0500327 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500328 */
329
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500331 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600332#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
334#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger9553df82007-10-16 15:26:51 -0500335
336/*
Becky Bruce104992f2008-11-02 18:19:32 -0600337 * BAT3 4M Cache-inhibited, guarded
338 * 0xe000_0000 4M CCSR
339 */
340
341#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
342 | BATL_GUARDEDSTORAGE)
343#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
344#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
345#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
346
Jon Loeligerf6987382008-11-20 14:02:56 -0600347#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
348#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
349 | BATL_PP_RW | BATL_CACHEINHIBIT \
350 | BATL_GUARDEDSTORAGE)
351#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
352 | BATU_BL_1M | BATU_VS | BATU_VP)
353#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
354 | BATL_PP_RW | BATL_CACHEINHIBIT)
355#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
356#endif
357
Becky Bruce104992f2008-11-02 18:19:32 -0600358/*
359 * BAT4 32M Cache-inhibited, guarded
Jason Jinf3bceaa2007-10-26 18:31:59 +0800360 * 0xe200_0000 1M PCI-Express 2 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500361 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500362 */
363
Becky Bruce104992f2008-11-02 18:19:32 -0600364#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500365 | BATL_GUARDEDSTORAGE)
Becky Bruce104992f2008-11-02 18:19:32 -0600366#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
367#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger9553df82007-10-16 15:26:51 -0500369
370/*
371 * BAT5 128K Cacheable, non-guarded
372 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
373 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
375#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
376#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
377#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger9553df82007-10-16 15:26:51 -0500378
379/*
380 * BAT6 256M Cache-inhibited, guarded
381 * 0xf000_0000 256M FLASH
382 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500384 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
386#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
387#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger9553df82007-10-16 15:26:51 -0500388
Becky Brucebf9a8c32008-11-05 14:55:35 -0600389/* Map the last 1M of flash where we're running from reset */
390#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
391 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200392#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Brucebf9a8c32008-11-05 14:55:35 -0600393#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
394 | BATL_MEMCOHERENCE)
395#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
396
Jon Loeliger9553df82007-10-16 15:26:51 -0500397/*
398 * BAT7 4M Cache-inhibited, guarded
399 * 0xe800_0000 4M PIXIS
400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500402 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
404#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
405#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger9553df82007-10-16 15:26:51 -0500406
Jon Loeliger9553df82007-10-16 15:26:51 -0500407/*
408 * Environment
409 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200411#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200413#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
414#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500415#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200416#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200418#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500419#endif
420
421#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger9553df82007-10-16 15:26:51 -0500423
Jon Loeliger9553df82007-10-16 15:26:51 -0500424/*
425 * BOOTP options
426 */
427#define CONFIG_BOOTP_BOOTFILESIZE
428#define CONFIG_BOOTP_BOOTPATH
429#define CONFIG_BOOTP_GATEWAY
430#define CONFIG_BOOTP_HOSTNAME
431
Jon Loeliger9553df82007-10-16 15:26:51 -0500432/*
433 * Command line configuration.
434 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500435
Jon Loeliger9553df82007-10-16 15:26:51 -0500436#if defined(CONFIG_PCI)
437#define CONFIG_CMD_PCI
Simon Glassc649e3c2016-05-01 11:36:02 -0600438#define CONFIG_SCSI
Jon Loeliger9553df82007-10-16 15:26:51 -0500439#endif
440
Jason Jin3473ab72008-05-13 11:50:36 +0800441#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger9553df82007-10-16 15:26:51 -0500443
444/*
445 * Miscellaneous configurable options
446 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_LONGHELP /* undef to save memory */
Timur Tabi6bee7642008-01-16 15:48:12 -0600448#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500450
451#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500453#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500455#endif
456
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
458#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
459#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500460
461/*
462 * For booting Linux, the board info and command line data
463 * have to be in the first 8 MB of memory, since this is
464 * the maximum mapped by the Linux kernel during initialization.
465 */
Scott Woode1efe432016-07-19 17:51:55 -0500466#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
467#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500468
Jon Loeliger9553df82007-10-16 15:26:51 -0500469#if defined(CONFIG_CMD_KGDB)
470#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger9553df82007-10-16 15:26:51 -0500471#endif
472
473/*
474 * Environment Configuration
475 */
476#define CONFIG_IPADDR 192.168.1.100
477
478#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000479#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000480#define CONFIG_BOOTFILE "uImage"
Jon Loeliger9553df82007-10-16 15:26:51 -0500481#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
482
483#define CONFIG_SERVERIP 192.168.1.1
484#define CONFIG_GATEWAYIP 192.168.1.1
485#define CONFIG_NETMASK 255.255.255.0
486
487/* default location for tftp and bootm */
Scott Woode1efe432016-07-19 17:51:55 -0500488#define CONFIG_LOADADDR 0x10000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500489
Jon Loeliger9553df82007-10-16 15:26:51 -0500490#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
491
492#define CONFIG_BAUDRATE 115200
493
494#if defined(CONFIG_PCI1)
495#define PCI_ENV \
496 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
497 "echo e;md ${a}e00 9\0" \
498 "pci1regs=setenv a e0008; run pcireg\0" \
499 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
500 "pci d.w $b.0 56 1\0" \
501 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
502 "pci w.w $b.0 56 ffff\0" \
503 "pci1err=setenv a e0008; run pcierr\0" \
504 "pci1errc=setenv a e0008; run pcierrc\0"
505#else
506#define PCI_ENV ""
507#endif
508
509#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
510#define PCIE_ENV \
511 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
512 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
513 "pcie1regs=setenv a e000a; run pciereg\0" \
514 "pcie2regs=setenv a e0009; run pciereg\0" \
515 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
516 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
517 "pci d $b.0 130 1\0" \
518 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
519 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
520 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
521 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
522 "pcie1err=setenv a e000a; run pcieerr\0" \
523 "pcie2err=setenv a e0009; run pcieerr\0" \
524 "pcie1errc=setenv a e000a; run pcieerrc\0" \
525 "pcie2errc=setenv a e0009; run pcieerrc\0"
526#else
527#define PCIE_ENV ""
528#endif
529
530#define DMA_ENV \
531 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
532 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
533 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
534 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
535 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
536 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
537 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
538 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
539
York Sun18153382007-10-29 13:57:53 -0500540#ifdef ENV_DEBUG
Jon Loeliger9553df82007-10-16 15:26:51 -0500541#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200542"netdev=eth0\0" \
543"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
544"tftpflash=tftpboot $loadaddr $uboot; " \
545 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
546 " +$filesize; " \
547 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
548 " +$filesize; " \
549 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
550 " $filesize; " \
551 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
552 " +$filesize; " \
553 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
554 " $filesize\0" \
555"consoledev=ttyS0\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500556"ramdiskaddr=0x18000000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200557"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500558"fdtaddr=0x17c00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200559"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
560"bdev=sda3\0" \
561"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
562"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
563"maxcpus=1" \
564"eoi=mw e00400b0 0\0" \
565"iack=md e00400a0 1\0" \
566"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500567 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
568 "md ${a}f00 5\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200569"ddr1regs=setenv a e0002; run ddrreg\0" \
570"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500571 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
572 "md ${a}e60 1; md ${a}ef0 1d\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200573"guregs=setenv a e00e0; run gureg\0" \
574"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
575"mcmregs=setenv a e0001; run mcmreg\0" \
576"diuregs=md e002c000 1d\0" \
577"dium=mw e002c01c\0" \
578"diuerr=md e002c014 1\0" \
579"pmregs=md e00e1000 2b\0" \
580"lawregs=md e0000c08 4b\0" \
581"lbcregs=md e0005000 36\0" \
582"dma0regs=md e0021100 12\0" \
583"dma1regs=md e0021180 12\0" \
584"dma2regs=md e0021200 12\0" \
585"dma3regs=md e0021280 12\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500586 PCI_ENV \
587 PCIE_ENV \
588 DMA_ENV
York Sun18153382007-10-29 13:57:53 -0500589#else
Marek Vasut5368c552012-09-23 17:41:24 +0200590#define CONFIG_EXTRA_ENV_SETTINGS \
591 "netdev=eth0\0" \
592 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
593 "consoledev=ttyS0\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500594 "ramdiskaddr=0x18000000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200595 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500596 "fdtaddr=0x17c00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200597 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
598 "bdev=sda3\0"
York Sun18153382007-10-29 13:57:53 -0500599#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500600
601#define CONFIG_NFSBOOTCOMMAND \
602 "setenv bootargs root=/dev/nfs rw " \
603 "nfsroot=$serverip:$rootpath " \
604 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
605 "console=$consoledev,$baudrate $othbootargs;" \
606 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600607 "tftp $fdtaddr $fdtfile;" \
608 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500609
610#define CONFIG_RAMBOOTCOMMAND \
611 "setenv bootargs root=/dev/ram rw " \
612 "console=$consoledev,$baudrate $othbootargs;" \
613 "tftp $ramdiskaddr $ramdiskfile;" \
614 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600615 "tftp $fdtaddr $fdtfile;" \
616 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500617
618#define CONFIG_BOOTCOMMAND \
619 "setenv bootargs root=/dev/$bdev rw " \
620 "console=$consoledev,$baudrate $othbootargs;" \
621 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600622 "tftp $fdtaddr $fdtfile;" \
623 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500624
625#endif /* __CONFIG_H */