blob: 8dd81ad7948610ac1a486a618a1c8a4ff7de86c3 [file] [log] [blame]
wdenke85390d2002-04-01 14:29:03 +00001/*
2 * COM1 NS16550 support
Stefan Roesea47a12b2010-04-15 16:07:28 +02003 * originally from linux source (arch/powerpc/boot/ns16550.c)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02004 * modified to use CONFIG_SYS_ISA_MEM and new defines
wdenke85390d2002-04-01 14:29:03 +00005 */
6
Simon Glassd96c2602019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glassfa54eb12014-09-04 16:27:32 -06008#include <common.h>
Paul Burton50fce1d2016-09-08 07:47:29 +01009#include <clk.h>
Simon Glass12e431b2014-09-04 16:27:34 -060010#include <dm.h>
11#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
wdenke85390d2002-04-01 14:29:03 +000013#include <ns16550.h>
Ley Foon Tanb051eec2018-06-14 18:45:22 +080014#include <reset.h>
Simon Glass12e431b2014-09-04 16:27:34 -060015#include <serial.h>
Ladislav Michla1b322a2010-02-01 23:34:25 +010016#include <watchdog.h>
Simon Glass61b29b82020-02-03 07:36:15 -070017#include <linux/err.h>
Graeme Russ167cdad2010-04-24 00:05:46 +100018#include <linux/types.h>
19#include <asm/io.h>
wdenke85390d2002-04-01 14:29:03 +000020
Simon Glass12e431b2014-09-04 16:27:34 -060021DECLARE_GLOBAL_DATA_PTR;
22
Detlev Zundel200779e2009-04-03 11:53:01 +020023#define UART_LCRVAL UART_LCR_8N1 /* 8 data, 1 stop, no parity */
24#define UART_MCRVAL (UART_MCR_DTR | \
25 UART_MCR_RTS) /* RTS/DTR */
Simon Glass12e431b2014-09-04 16:27:34 -060026
Simon Glass2e2c5142019-09-25 08:11:14 -060027#if !CONFIG_IS_ENABLED(DM_SERIAL)
Graeme Russ167cdad2010-04-24 00:05:46 +100028#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
Simon Glassf8df9d02011-10-15 19:14:09 +000029#define serial_out(x, y) outb(x, (ulong)y)
30#define serial_in(y) inb((ulong)y)
Dave Aldridge79df1202011-09-01 22:47:14 +000031#elif defined(CONFIG_SYS_NS16550_MEM32) && (CONFIG_SYS_NS16550_REG_SIZE > 0)
Simon Glassf8df9d02011-10-15 19:14:09 +000032#define serial_out(x, y) out_be32(y, x)
33#define serial_in(y) in_be32(y)
Dave Aldridge79df1202011-09-01 22:47:14 +000034#elif defined(CONFIG_SYS_NS16550_MEM32) && (CONFIG_SYS_NS16550_REG_SIZE < 0)
Simon Glassf8df9d02011-10-15 19:14:09 +000035#define serial_out(x, y) out_le32(y, x)
36#define serial_in(y) in_le32(y)
Graeme Russ167cdad2010-04-24 00:05:46 +100037#else
Simon Glassf8df9d02011-10-15 19:14:09 +000038#define serial_out(x, y) writeb(x, y)
39#define serial_in(y) readb(y)
Graeme Russ167cdad2010-04-24 00:05:46 +100040#endif
Simon Glass12e431b2014-09-04 16:27:34 -060041#endif /* !CONFIG_DM_SERIAL */
wdenke85390d2002-04-01 14:29:03 +000042
Khoronzhuk, Ivan7c387642014-07-16 00:59:25 +030043#if defined(CONFIG_SOC_KEYSTONE)
Vitaly Andrianovef509b92014-04-04 13:16:53 -040044#define UART_REG_VAL_PWREMU_MGMT_UART_DISABLE 0
45#define UART_REG_VAL_PWREMU_MGMT_UART_ENABLE ((1 << 14) | (1 << 13) | (1 << 0))
Karicheri, Muralidharand57dee52014-04-09 15:38:46 -040046#undef UART_MCRVAL
47#ifdef CONFIG_SERIAL_HW_FLOW_CONTROL
48#define UART_MCRVAL (UART_MCR_RTS | UART_MCR_AFE)
49#else
50#define UART_MCRVAL (UART_MCR_RTS)
51#endif
Vitaly Andrianovef509b92014-04-04 13:16:53 -040052#endif
53
Prafulla Wadaskara160ea02010-10-27 21:58:31 +053054#ifndef CONFIG_SYS_NS16550_IER
55#define CONFIG_SYS_NS16550_IER 0x00
56#endif /* CONFIG_SYS_NS16550_IER */
57
Simon Glass363e6da2015-02-27 22:06:26 -070058static inline void serial_out_shift(void *addr, int shift, int value)
Simon Glass76571672015-01-26 18:27:08 -070059{
60#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
61 outb(value, (ulong)addr);
Bernhard Messerklinger78b7d372018-02-15 09:02:26 +010062#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_LITTLE_ENDIAN)
Simon Glass76571672015-01-26 18:27:08 -070063 out_le32(addr, value);
64#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_BIG_ENDIAN)
65 out_be32(addr, value);
Simon Glass90914002015-05-12 14:55:02 -060066#elif defined(CONFIG_SYS_NS16550_MEM32)
67 writel(value, addr);
Simon Glass76571672015-01-26 18:27:08 -070068#elif defined(CONFIG_SYS_BIG_ENDIAN)
69 writeb(value, addr + (1 << shift) - 1);
70#else
71 writeb(value, addr);
72#endif
73}
74
Simon Glass363e6da2015-02-27 22:06:26 -070075static inline int serial_in_shift(void *addr, int shift)
Simon Glass76571672015-01-26 18:27:08 -070076{
77#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
78 return inb((ulong)addr);
Bernhard Messerklinger78b7d372018-02-15 09:02:26 +010079#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_LITTLE_ENDIAN)
Simon Glass76571672015-01-26 18:27:08 -070080 return in_le32(addr);
81#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_BIG_ENDIAN)
82 return in_be32(addr);
Simon Glass90914002015-05-12 14:55:02 -060083#elif defined(CONFIG_SYS_NS16550_MEM32)
84 return readl(addr);
Simon Glass76571672015-01-26 18:27:08 -070085#elif defined(CONFIG_SYS_BIG_ENDIAN)
Axel Lin20379c12015-02-28 15:55:36 +080086 return readb(addr + (1 << shift) - 1);
Simon Glass76571672015-01-26 18:27:08 -070087#else
88 return readb(addr);
89#endif
90}
91
Simon Glass2e2c5142019-09-25 08:11:14 -060092#if CONFIG_IS_ENABLED(DM_SERIAL)
Marek Vasutfa4ce722016-05-25 02:13:03 +020093
94#ifndef CONFIG_SYS_NS16550_CLK
95#define CONFIG_SYS_NS16550_CLK 0
96#endif
97
Simon Glass62cbde42019-12-19 17:58:18 -070098/*
99 * Use this #ifdef for now since many platforms don't define in(), out(),
100 * out_le32(), etc. but we don't have #defines to indicate this.
101 *
102 * TODO(sjg@chromium.org): Add CONFIG options to indicate what I/O is available
103 * on a platform
104 */
105#ifdef CONFIG_NS16550_DYNAMIC
Simon Glass8a8d24b2020-12-03 16:55:23 -0700106static void serial_out_dynamic(struct ns16550_plat *plat, u8 *addr,
Simon Glass62cbde42019-12-19 17:58:18 -0700107 int value)
108{
109 if (plat->flags & NS16550_FLAG_IO) {
110 outb(value, addr);
111 } else if (plat->reg_width == 4) {
112 if (plat->flags & NS16550_FLAG_ENDIAN) {
113 if (plat->flags & NS16550_FLAG_BE)
114 out_be32(addr, value);
115 else
116 out_le32(addr, value);
117 } else {
118 writel(value, addr);
119 }
120 } else if (plat->flags & NS16550_FLAG_BE) {
121 writeb(value, addr + (1 << plat->reg_shift) - 1);
122 } else {
123 writeb(value, addr);
124 }
125}
126
Simon Glass8a8d24b2020-12-03 16:55:23 -0700127static int serial_in_dynamic(struct ns16550_plat *plat, u8 *addr)
Simon Glass62cbde42019-12-19 17:58:18 -0700128{
129 if (plat->flags & NS16550_FLAG_IO) {
130 return inb(addr);
131 } else if (plat->reg_width == 4) {
132 if (plat->flags & NS16550_FLAG_ENDIAN) {
133 if (plat->flags & NS16550_FLAG_BE)
134 return in_be32(addr);
135 else
136 return in_le32(addr);
137 } else {
138 return readl(addr);
139 }
140 } else if (plat->flags & NS16550_FLAG_BE) {
141 return readb(addr + (1 << plat->reg_shift) - 1);
142 } else {
143 return readb(addr);
144 }
145}
146#else
Simon Glass8a8d24b2020-12-03 16:55:23 -0700147static inline void serial_out_dynamic(struct ns16550_plat *plat, u8 *addr,
Simon Glass62cbde42019-12-19 17:58:18 -0700148 int value)
149{
150}
151
Simon Glass8a8d24b2020-12-03 16:55:23 -0700152static inline int serial_in_dynamic(struct ns16550_plat *plat, u8 *addr)
Simon Glass62cbde42019-12-19 17:58:18 -0700153{
154 return 0;
155}
156
157#endif /* CONFIG_NS16550_DYNAMIC */
158
Simon Glass12e431b2014-09-04 16:27:34 -0600159static void ns16550_writeb(NS16550_t port, int offset, int value)
160{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700161 struct ns16550_plat *plat = port->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600162 unsigned char *addr;
163
164 offset *= 1 << plat->reg_shift;
Simon Glass62cbde42019-12-19 17:58:18 -0700165 addr = (unsigned char *)plat->base + offset + plat->reg_offset;
Paul Burtondf8ec552016-05-17 07:43:26 +0100166
Simon Glass62cbde42019-12-19 17:58:18 -0700167 if (IS_ENABLED(CONFIG_NS16550_DYNAMIC))
168 serial_out_dynamic(plat, addr, value);
169 else
170 serial_out_shift(addr, plat->reg_shift, value);
Simon Glass12e431b2014-09-04 16:27:34 -0600171}
172
173static int ns16550_readb(NS16550_t port, int offset)
174{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700175 struct ns16550_plat *plat = port->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600176 unsigned char *addr;
177
178 offset *= 1 << plat->reg_shift;
Simon Glass62cbde42019-12-19 17:58:18 -0700179 addr = (unsigned char *)plat->base + offset + plat->reg_offset;
Simon Glass76571672015-01-26 18:27:08 -0700180
Simon Glass62cbde42019-12-19 17:58:18 -0700181 if (IS_ENABLED(CONFIG_NS16550_DYNAMIC))
182 return serial_in_dynamic(plat, addr);
183 else
184 return serial_in_shift(addr, plat->reg_shift);
Simon Glass12e431b2014-09-04 16:27:34 -0600185}
186
Marek Vasut65f83802016-12-01 02:06:29 +0100187static u32 ns16550_getfcr(NS16550_t port)
188{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700189 struct ns16550_plat *plat = port->plat;
Marek Vasut65f83802016-12-01 02:06:29 +0100190
191 return plat->fcr;
192}
193
Simon Glass12e431b2014-09-04 16:27:34 -0600194/* We can clean these up once everything is moved to driver model */
195#define serial_out(value, addr) \
Simon Glass363e6da2015-02-27 22:06:26 -0700196 ns16550_writeb(com_port, \
197 (unsigned char *)addr - (unsigned char *)com_port, value)
Simon Glass12e431b2014-09-04 16:27:34 -0600198#define serial_in(addr) \
Simon Glass363e6da2015-02-27 22:06:26 -0700199 ns16550_readb(com_port, \
200 (unsigned char *)addr - (unsigned char *)com_port)
Marek Vasut65f83802016-12-01 02:06:29 +0100201#else
202static u32 ns16550_getfcr(NS16550_t port)
203{
Heiko Schocher17fa0322017-01-18 08:05:49 +0100204 return UART_FCR_DEFVAL;
Marek Vasut65f83802016-12-01 02:06:29 +0100205}
Simon Glass12e431b2014-09-04 16:27:34 -0600206#endif
207
Marek Vasut03c6f172016-05-25 02:13:16 +0200208int ns16550_calc_divisor(NS16550_t port, int clock, int baudrate)
Simon Glassfa54eb12014-09-04 16:27:32 -0600209{
210 const unsigned int mode_x_div = 16;
211
Simon Glass21d00432015-01-26 18:27:09 -0700212 return DIV_ROUND_CLOSEST(clock, mode_x_div * baudrate);
213}
214
Simon Glass8bbe33c2014-09-04 16:27:33 -0600215static void NS16550_setbrg(NS16550_t com_port, int baud_divisor)
216{
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100217 /* to keep serial format, read lcr before writing BKSE */
218 int lcr_val = serial_in(&com_port->lcr) & ~UART_LCR_BKSE;
219
220 serial_out(UART_LCR_BKSE | lcr_val, &com_port->lcr);
Simon Glass8bbe33c2014-09-04 16:27:33 -0600221 serial_out(baud_divisor & 0xff, &com_port->dll);
222 serial_out((baud_divisor >> 8) & 0xff, &com_port->dlm);
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100223 serial_out(lcr_val, &com_port->lcr);
Simon Glass8bbe33c2014-09-04 16:27:33 -0600224}
225
Simon Glassf8df9d02011-10-15 19:14:09 +0000226void NS16550_init(NS16550_t com_port, int baud_divisor)
wdenke85390d2002-04-01 14:29:03 +0000227{
Gregoire Gentil956a8ba2014-11-10 11:04:10 -0800228#if (defined(CONFIG_SPL_BUILD) && \
229 (defined(CONFIG_OMAP34XX) || defined(CONFIG_OMAP44XX)))
Manfred Huberfd2aeac2013-03-29 02:52:36 +0000230 /*
Gregoire Gentil956a8ba2014-11-10 11:04:10 -0800231 * On some OMAP3/OMAP4 devices when UART3 is configured for boot mode
232 * before SPL starts only THRE bit is set. We have to empty the
233 * transmitter before initialization starts.
Manfred Huberfd2aeac2013-03-29 02:52:36 +0000234 */
235 if ((serial_in(&com_port->lsr) & (UART_LSR_TEMT | UART_LSR_THRE))
236 == UART_LSR_THRE) {
Simon Glass12e431b2014-09-04 16:27:34 -0600237 if (baud_divisor != -1)
238 NS16550_setbrg(com_port, baud_divisor);
Patrik Dahlström1c166062019-12-21 17:25:12 +0100239 else {
240 // Re-use old baud rate divisor to flush transmit reg.
241 const int dll = serial_in(&com_port->dll);
242 const int dlm = serial_in(&com_port->dlm);
243 const int divisor = dll | (dlm << 8);
244 NS16550_setbrg(com_port, divisor);
245 }
Manfred Huberfd2aeac2013-03-29 02:52:36 +0000246 serial_out(0, &com_port->mdr1);
247 }
248#endif
249
Scott Woodcb55b332012-09-18 18:19:05 -0500250 while (!(serial_in(&com_port->lsr) & UART_LSR_TEMT))
251 ;
252
Prafulla Wadaskara160ea02010-10-27 21:58:31 +0530253 serial_out(CONFIG_SYS_NS16550_IER, &com_port->ier);
Lokesh Vutla5d754192018-08-27 15:55:24 +0530254#if defined(CONFIG_ARCH_OMAP2PLUS) || defined(CONFIG_OMAP_SERIAL)
Graeme Russ167cdad2010-04-24 00:05:46 +1000255 serial_out(0x7, &com_port->mdr1); /* mode select reset TL16C750*/
wdenk945af8d2003-07-16 21:53:01 +0000256#endif
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800257
Graeme Russ167cdad2010-04-24 00:05:46 +1000258 serial_out(UART_MCRVAL, &com_port->mcr);
Marek Vasut65f83802016-12-01 02:06:29 +0100259 serial_out(ns16550_getfcr(com_port), &com_port->fcr);
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100260 /* initialize serial config to 8N1 before writing baudrate */
261 serial_out(UART_LCRVAL, &com_port->lcr);
Simon Glass12e431b2014-09-04 16:27:34 -0600262 if (baud_divisor != -1)
263 NS16550_setbrg(com_port, baud_divisor);
Lokesh Vutla5d754192018-08-27 15:55:24 +0530264#if defined(CONFIG_ARCH_OMAP2PLUS) || defined(CONFIG_SOC_DA8XX) || \
265 defined(CONFIG_OMAP_SERIAL)
Simon Glassf8df9d02011-10-15 19:14:09 +0000266 /* /16 is proper to hit 115200 with 48MHz */
267 serial_out(0, &com_port->mdr1);
Tom Rini89024dd2017-05-12 22:33:16 -0400268#endif
Khoronzhuk, Ivan7c387642014-07-16 00:59:25 +0300269#if defined(CONFIG_SOC_KEYSTONE)
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400270 serial_out(UART_REG_VAL_PWREMU_MGMT_UART_ENABLE, &com_port->regC);
271#endif
wdenke85390d2002-04-01 14:29:03 +0000272}
273
Ron Madridf5675aa2009-02-18 14:30:44 -0800274#ifndef CONFIG_NS16550_MIN_FUNCTIONS
Simon Glassf8df9d02011-10-15 19:14:09 +0000275void NS16550_reinit(NS16550_t com_port, int baud_divisor)
wdenke85390d2002-04-01 14:29:03 +0000276{
Prafulla Wadaskara160ea02010-10-27 21:58:31 +0530277 serial_out(CONFIG_SYS_NS16550_IER, &com_port->ier);
Simon Glass8bbe33c2014-09-04 16:27:33 -0600278 NS16550_setbrg(com_port, 0);
Graeme Russ167cdad2010-04-24 00:05:46 +1000279 serial_out(UART_MCRVAL, &com_port->mcr);
Marek Vasut65f83802016-12-01 02:06:29 +0100280 serial_out(ns16550_getfcr(com_port), &com_port->fcr);
Simon Glass8bbe33c2014-09-04 16:27:33 -0600281 NS16550_setbrg(com_port, baud_divisor);
wdenke85390d2002-04-01 14:29:03 +0000282}
Ron Madridf5675aa2009-02-18 14:30:44 -0800283#endif /* CONFIG_NS16550_MIN_FUNCTIONS */
wdenke85390d2002-04-01 14:29:03 +0000284
Simon Glassf8df9d02011-10-15 19:14:09 +0000285void NS16550_putc(NS16550_t com_port, char c)
wdenke85390d2002-04-01 14:29:03 +0000286{
Simon Glassf8df9d02011-10-15 19:14:09 +0000287 while ((serial_in(&com_port->lsr) & UART_LSR_THRE) == 0)
288 ;
Graeme Russ167cdad2010-04-24 00:05:46 +1000289 serial_out(c, &com_port->thr);
Stefan Roese1a2d9b32010-10-12 09:39:45 +0200290
291 /*
292 * Call watchdog_reset() upon newline. This is done here in putc
293 * since the environment code uses a single puts() to print the complete
294 * environment upon "printenv". So we can't put this watchdog call
295 * in puts().
296 */
297 if (c == '\n')
298 WATCHDOG_RESET();
wdenke85390d2002-04-01 14:29:03 +0000299}
300
Ron Madridf5675aa2009-02-18 14:30:44 -0800301#ifndef CONFIG_NS16550_MIN_FUNCTIONS
Simon Glassf8df9d02011-10-15 19:14:09 +0000302char NS16550_getc(NS16550_t com_port)
wdenke85390d2002-04-01 14:29:03 +0000303{
Graeme Russ167cdad2010-04-24 00:05:46 +1000304 while ((serial_in(&com_port->lsr) & UART_LSR_DR) == 0) {
Marek Vasutf2041382012-09-15 10:25:19 +0200305#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_USB_TTY)
wdenk232c1502004-03-12 00:14:09 +0000306 extern void usbtty_poll(void);
307 usbtty_poll();
308#endif
Ladislav Michla1b322a2010-02-01 23:34:25 +0100309 WATCHDOG_RESET();
wdenk232c1502004-03-12 00:14:09 +0000310 }
Graeme Russ167cdad2010-04-24 00:05:46 +1000311 return serial_in(&com_port->rbr);
wdenke85390d2002-04-01 14:29:03 +0000312}
313
Simon Glassf8df9d02011-10-15 19:14:09 +0000314int NS16550_tstc(NS16550_t com_port)
wdenke85390d2002-04-01 14:29:03 +0000315{
Simon Glassf8df9d02011-10-15 19:14:09 +0000316 return (serial_in(&com_port->lsr) & UART_LSR_DR) != 0;
wdenke85390d2002-04-01 14:29:03 +0000317}
318
Ron Madridf5675aa2009-02-18 14:30:44 -0800319#endif /* CONFIG_NS16550_MIN_FUNCTIONS */
Simon Glass12e431b2014-09-04 16:27:34 -0600320
Simon Glass21d00432015-01-26 18:27:09 -0700321#ifdef CONFIG_DEBUG_UART_NS16550
322
323#include <debug_uart.h>
324
Simon Glass97b05972015-10-18 19:51:23 -0600325static inline void _debug_uart_init(void)
Simon Glass21d00432015-01-26 18:27:09 -0700326{
327 struct NS16550 *com_port = (struct NS16550 *)CONFIG_DEBUG_UART_BASE;
328 int baud_divisor;
329
330 /*
331 * We copy the code from above because it is already horribly messy.
332 * Trying to refactor to nicely remove the duplication doesn't seem
333 * feasible. The better fix is to move all users of this driver to
334 * driver model.
335 */
Marek Vasut03c6f172016-05-25 02:13:16 +0200336 baud_divisor = ns16550_calc_divisor(com_port, CONFIG_DEBUG_UART_CLOCK,
337 CONFIG_BAUDRATE);
Simon Glass6e780c72015-06-23 15:39:06 -0600338 serial_dout(&com_port->ier, CONFIG_SYS_NS16550_IER);
339 serial_dout(&com_port->mcr, UART_MCRVAL);
Heiko Schocher17fa0322017-01-18 08:05:49 +0100340 serial_dout(&com_port->fcr, UART_FCR_DEFVAL);
Simon Glass21d00432015-01-26 18:27:09 -0700341
Simon Glass6e780c72015-06-23 15:39:06 -0600342 serial_dout(&com_port->lcr, UART_LCR_BKSE | UART_LCRVAL);
343 serial_dout(&com_port->dll, baud_divisor & 0xff);
344 serial_dout(&com_port->dlm, (baud_divisor >> 8) & 0xff);
345 serial_dout(&com_port->lcr, UART_LCRVAL);
Simon Glass21d00432015-01-26 18:27:09 -0700346}
347
Simon Goldschmidtc4448bd2019-01-09 20:35:31 +0100348static inline int NS16550_read_baud_divisor(struct NS16550 *com_port)
349{
350 int ret;
351
352 serial_dout(&com_port->lcr, UART_LCR_BKSE | UART_LCRVAL);
353 ret = serial_din(&com_port->dll) & 0xff;
354 ret |= (serial_din(&com_port->dlm) & 0xff) << 8;
355 serial_dout(&com_port->lcr, UART_LCRVAL);
356
357 return ret;
358}
359
Simon Glass21d00432015-01-26 18:27:09 -0700360static inline void _debug_uart_putc(int ch)
361{
362 struct NS16550 *com_port = (struct NS16550 *)CONFIG_DEBUG_UART_BASE;
363
Simon Goldschmidtc4448bd2019-01-09 20:35:31 +0100364 while (!(serial_din(&com_port->lsr) & UART_LSR_THRE)) {
365#ifdef CONFIG_DEBUG_UART_NS16550_CHECK_ENABLED
366 if (!NS16550_read_baud_divisor(com_port))
367 return;
368#endif
369 }
Simon Glass6e780c72015-06-23 15:39:06 -0600370 serial_dout(&com_port->thr, ch);
Simon Glass21d00432015-01-26 18:27:09 -0700371}
372
373DEBUG_UART_FUNCS
374
375#endif
376
Simon Glass2e2c5142019-09-25 08:11:14 -0600377#if CONFIG_IS_ENABLED(DM_SERIAL)
Simon Glass12e431b2014-09-04 16:27:34 -0600378static int ns16550_serial_putc(struct udevice *dev, const char ch)
379{
380 struct NS16550 *const com_port = dev_get_priv(dev);
381
382 if (!(serial_in(&com_port->lsr) & UART_LSR_THRE))
383 return -EAGAIN;
384 serial_out(ch, &com_port->thr);
385
386 /*
387 * Call watchdog_reset() upon newline. This is done here in putc
388 * since the environment code uses a single puts() to print the complete
389 * environment upon "printenv". So we can't put this watchdog call
390 * in puts().
391 */
392 if (ch == '\n')
393 WATCHDOG_RESET();
394
395 return 0;
396}
397
398static int ns16550_serial_pending(struct udevice *dev, bool input)
399{
400 struct NS16550 *const com_port = dev_get_priv(dev);
401
402 if (input)
Mario Six4dbf9be2018-01-15 11:09:49 +0100403 return (serial_in(&com_port->lsr) & UART_LSR_DR) ? 1 : 0;
Simon Glass12e431b2014-09-04 16:27:34 -0600404 else
Mario Six4dbf9be2018-01-15 11:09:49 +0100405 return (serial_in(&com_port->lsr) & UART_LSR_THRE) ? 0 : 1;
Simon Glass12e431b2014-09-04 16:27:34 -0600406}
407
408static int ns16550_serial_getc(struct udevice *dev)
409{
Stefan Roese7fded0c2017-08-16 17:37:15 +0200410 struct NS16550 *const com_port = dev_get_priv(dev);
411
412 if (!(serial_in(&com_port->lsr) & UART_LSR_DR))
Simon Glass12e431b2014-09-04 16:27:34 -0600413 return -EAGAIN;
414
Stefan Roese7fded0c2017-08-16 17:37:15 +0200415 return serial_in(&com_port->rbr);
Simon Glass12e431b2014-09-04 16:27:34 -0600416}
417
418static int ns16550_serial_setbrg(struct udevice *dev, int baudrate)
419{
420 struct NS16550 *const com_port = dev_get_priv(dev);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700421 struct ns16550_plat *plat = com_port->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600422 int clock_divisor;
423
424 clock_divisor = ns16550_calc_divisor(com_port, plat->clock, baudrate);
425
426 NS16550_setbrg(com_port, clock_divisor);
427
428 return 0;
429}
430
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100431static int ns16550_serial_setconfig(struct udevice *dev, uint serial_config)
432{
433 struct NS16550 *const com_port = dev_get_priv(dev);
434 int lcr_val = UART_LCR_WLS_8;
435 uint parity = SERIAL_GET_PARITY(serial_config);
436 uint bits = SERIAL_GET_BITS(serial_config);
437 uint stop = SERIAL_GET_STOP(serial_config);
438
439 /*
440 * only parity config is implemented, check if other serial settings
441 * are the default one.
442 */
443 if (bits != SERIAL_8_BITS || stop != SERIAL_ONE_STOP)
444 return -ENOTSUPP; /* not supported in driver*/
445
446 switch (parity) {
447 case SERIAL_PAR_NONE:
448 /* no bits to add */
449 break;
450 case SERIAL_PAR_ODD:
451 lcr_val |= UART_LCR_PEN;
452 break;
453 case SERIAL_PAR_EVEN:
454 lcr_val |= UART_LCR_PEN | UART_LCR_EPS;
455 break;
456 default:
457 return -ENOTSUPP; /* not supported in driver*/
458 }
459
460 serial_out(lcr_val, &com_port->lcr);
461 return 0;
462}
463
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200464static int ns16550_serial_getinfo(struct udevice *dev,
465 struct serial_device_info *info)
466{
467 struct NS16550 *const com_port = dev_get_priv(dev);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700468 struct ns16550_plat *plat = com_port->plat;
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200469
470 info->type = SERIAL_CHIP_16550_COMPATIBLE;
471#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
472 info->addr_space = SERIAL_ADDRESS_SPACE_IO;
473#else
474 info->addr_space = SERIAL_ADDRESS_SPACE_MEMORY;
475#endif
476 info->addr = plat->base;
477 info->reg_width = plat->reg_width;
478 info->reg_shift = plat->reg_shift;
479 info->reg_offset = plat->reg_offset;
Andy Shevchenko5db92a02020-02-27 17:21:55 +0200480 info->clock = plat->clock;
481
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200482 return 0;
483}
484
Simon Glass8a8d24b2020-12-03 16:55:23 -0700485static int ns16550_serial_assign_base(struct ns16550_plat *plat, ulong base)
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100486{
Bin Meng9e6ce622020-04-03 18:35:32 -0700487 if (base == FDT_ADDR_T_NONE)
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100488 return -EINVAL;
489
490#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
Bin Meng9e6ce622020-04-03 18:35:32 -0700491 plat->base = base;
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100492#else
Bin Meng9e6ce622020-04-03 18:35:32 -0700493 plat->base = (unsigned long)map_physmem(base, 0, MAP_NOCACHE);
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100494#endif
495
496 return 0;
497}
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100498
Simon Glass12e431b2014-09-04 16:27:34 -0600499int ns16550_serial_probe(struct udevice *dev)
500{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700501 struct ns16550_plat *plat = dev->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600502 struct NS16550 *const com_port = dev_get_priv(dev);
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800503 struct reset_ctl_bulk reset_bulk;
Bin Meng9e6ce622020-04-03 18:35:32 -0700504 fdt_addr_t addr;
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800505 int ret;
506
Bin Meng9e6ce622020-04-03 18:35:32 -0700507 /*
508 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glasscaa4daa2020-12-03 16:55:18 -0700509 * or via a PCI bridge, assign plat->base before probing hardware.
Bin Meng9e6ce622020-04-03 18:35:32 -0700510 */
511 if (device_is_on_pci_bus(dev)) {
512 addr = devfdt_get_addr_pci(dev);
513 ret = ns16550_serial_assign_base(plat, addr);
514 if (ret)
515 return ret;
516 }
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100517
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800518 ret = reset_get_bulk(dev, &reset_bulk);
519 if (!ret)
520 reset_deassert_bulk(&reset_bulk);
Simon Glass12e431b2014-09-04 16:27:34 -0600521
Simon Glassc69cda22020-12-03 16:55:20 -0700522 com_port->plat = dev_get_plat(dev);
Simon Glass12e431b2014-09-04 16:27:34 -0600523 NS16550_init(com_port, -1);
524
525 return 0;
526}
527
Marek Vasut79fd9282016-12-01 02:06:30 +0100528#if CONFIG_IS_ENABLED(OF_CONTROL)
529enum {
530 PORT_NS16550 = 0,
Marek Vasut0b060ee2016-12-01 02:06:31 +0100531 PORT_JZ4780,
Marek Vasut79fd9282016-12-01 02:06:30 +0100532};
533#endif
534
Simon Glassb2927fb2016-07-04 11:58:23 -0600535#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
Simon Glassd1998a92020-12-03 16:55:21 -0700536int ns16550_serial_of_to_plat(struct udevice *dev)
Simon Glass12e431b2014-09-04 16:27:34 -0600537{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700538 struct ns16550_plat *plat = dev->plat;
Marek Vasut0b060ee2016-12-01 02:06:31 +0100539 const u32 port_type = dev_get_driver_data(dev);
Bin Meng9e6ce622020-04-03 18:35:32 -0700540 fdt_addr_t addr;
Masahiro Yamada021abf62016-09-26 20:45:27 +0900541 struct clk clk;
542 int err;
Simon Glass12e431b2014-09-04 16:27:34 -0600543
Bin Meng9e6ce622020-04-03 18:35:32 -0700544 addr = dev_read_addr(dev);
545 err = ns16550_serial_assign_base(plat, addr);
546 if (err && !device_is_on_pci_bus(dev))
547 return err;
548
Philipp Tomsich3d404792017-06-07 18:46:02 +0200549 plat->reg_offset = dev_read_u32_default(dev, "reg-offset", 0);
550 plat->reg_shift = dev_read_u32_default(dev, "reg-shift", 0);
Andy Shevchenko4e720772018-11-20 23:52:35 +0200551 plat->reg_width = dev_read_u32_default(dev, "reg-io-width", 1);
Paul Burton50fce1d2016-09-08 07:47:29 +0100552
553 err = clk_get_by_index(dev, 0, &clk);
554 if (!err) {
555 err = clk_get_rate(&clk);
556 if (!IS_ERR_VALUE(err))
557 plat->clock = err;
Alexandre Courbotab895d62016-09-30 17:37:00 +0900558 } else if (err != -ENOENT && err != -ENODEV && err != -ENOSYS) {
Paul Burton50fce1d2016-09-08 07:47:29 +0100559 debug("ns16550 failed to get clock\n");
560 return err;
561 }
562
563 if (!plat->clock)
Philipp Tomsich3d404792017-06-07 18:46:02 +0200564 plat->clock = dev_read_u32_default(dev, "clock-frequency",
565 CONFIG_SYS_NS16550_CLK);
Thomas Chou8e62d322015-11-19 21:48:05 +0800566 if (!plat->clock) {
567 debug("ns16550 clock not defined\n");
568 return -EINVAL;
569 }
Simon Glass12e431b2014-09-04 16:27:34 -0600570
Heiko Schocher17fa0322017-01-18 08:05:49 +0100571 plat->fcr = UART_FCR_DEFVAL;
Marek Vasut0b060ee2016-12-01 02:06:31 +0100572 if (port_type == PORT_JZ4780)
573 plat->fcr |= UART_FCR_UME;
Marek Vasut65f83802016-12-01 02:06:29 +0100574
Simon Glass12e431b2014-09-04 16:27:34 -0600575 return 0;
576}
Simon Glass11c1a872014-10-22 21:37:05 -0600577#endif
Simon Glass12e431b2014-09-04 16:27:34 -0600578
579const struct dm_serial_ops ns16550_serial_ops = {
580 .putc = ns16550_serial_putc,
581 .pending = ns16550_serial_pending,
582 .getc = ns16550_serial_getc,
583 .setbrg = ns16550_serial_setbrg,
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200584 .setconfig = ns16550_serial_setconfig,
585 .getinfo = ns16550_serial_getinfo,
Simon Glass12e431b2014-09-04 16:27:34 -0600586};
Thomas Chou8e62d322015-11-19 21:48:05 +0800587
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700588#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
Thomas Choucc4228f2015-12-14 20:45:09 +0800589/*
590 * Please consider existing compatible strings before adding a new
591 * one to keep this table compact. Or you may add a generic "ns16550"
592 * compatible string to your dts.
593 */
Thomas Chou8e62d322015-11-19 21:48:05 +0800594static const struct udevice_id ns16550_serial_ids[] = {
Marek Vasut79fd9282016-12-01 02:06:30 +0100595 { .compatible = "ns16550", .data = PORT_NS16550 },
596 { .compatible = "ns16550a", .data = PORT_NS16550 },
Marek Vasut0b060ee2016-12-01 02:06:31 +0100597 { .compatible = "ingenic,jz4780-uart", .data = PORT_JZ4780 },
Marek Vasut79fd9282016-12-01 02:06:30 +0100598 { .compatible = "nvidia,tegra20-uart", .data = PORT_NS16550 },
599 { .compatible = "snps,dw-apb-uart", .data = PORT_NS16550 },
Thomas Chou8e62d322015-11-19 21:48:05 +0800600 {}
601};
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700602#endif /* OF_CONTROL && !OF_PLATDATA */
Thomas Chou8e62d322015-11-19 21:48:05 +0800603
Simon Glassb7e29832015-12-13 21:36:59 -0700604#if CONFIG_IS_ENABLED(SERIAL_PRESENT)
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700605
606/* TODO(sjg@chromium.org): Integrate this into a macro like CONFIG_IS_ENABLED */
607#if !defined(CONFIG_TPL_BUILD) || defined(CONFIG_TPL_DM_SERIAL)
Thomas Chou8e62d322015-11-19 21:48:05 +0800608U_BOOT_DRIVER(ns16550_serial) = {
609 .name = "ns16550_serial",
610 .id = UCLASS_SERIAL,
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700611#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
Thomas Chou8e62d322015-11-19 21:48:05 +0800612 .of_match = ns16550_serial_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700613 .of_to_plat = ns16550_serial_of_to_plat,
Simon Glass8a8d24b2020-12-03 16:55:23 -0700614 .plat_auto = sizeof(struct ns16550_plat),
Thomas Chou8e62d322015-11-19 21:48:05 +0800615#endif
Simon Glass41575d82020-12-03 16:55:17 -0700616 .priv_auto = sizeof(struct NS16550),
Thomas Chou8e62d322015-11-19 21:48:05 +0800617 .probe = ns16550_serial_probe,
618 .ops = &ns16550_serial_ops,
Bin Meng46879192018-10-24 06:36:36 -0700619#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb7e5a642015-12-04 08:58:38 -0700620 .flags = DM_FLAG_PRE_RELOC,
Bin Meng46879192018-10-24 06:36:36 -0700621#endif
Thomas Chou8e62d322015-11-19 21:48:05 +0800622};
Walter Lozanoaddf3582020-06-25 01:10:06 -0300623
624U_BOOT_DRIVER_ALIAS(ns16550_serial, rockchip_rk3328_uart)
625U_BOOT_DRIVER_ALIAS(ns16550_serial, rockchip_rk3368_uart)
626U_BOOT_DRIVER_ALIAS(ns16550_serial, ti_da830_uart)
Simon Glassb7e29832015-12-13 21:36:59 -0700627#endif
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700628#endif /* SERIAL_PRESENT */
629
Simon Glass12e431b2014-09-04 16:27:34 -0600630#endif /* CONFIG_DM_SERIAL */