blob: bfbb8a5fb7e3e1d7ad1e4a8dedf6173bb481e883 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Gala9490a7f2008-07-25 13:31:05 -05002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2008-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05004 */
5
6#include <common.h>
7#include <command.h>
Simon Glass52559322019-11-14 12:57:46 -07008#include <init.h>
Simon Glass90526e92020-05-10 11:39:56 -06009#include <net.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050010#include <pci.h>
11#include <asm/processor.h>
12#include <asm/mmu.h>
Kumar Gala7c0d4a72008-09-22 14:11:11 -050013#include <asm/cache.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050014#include <asm/immap_85xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050015#include <asm/fsl_pci.h>
York Sun5614e712013-09-30 09:22:09 -070016#include <fsl_ddr_sdram.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050017#include <asm/io.h>
Kumar Gala54648982010-04-20 10:21:12 -050018#include <asm/fsl_serdes.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050019#include <spd.h>
20#include <miiphy.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090021#include <linux/libfdt.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050022#include <spd_sdram.h>
23#include <fdt_support.h>
Andy Fleming063c1262011-04-08 02:10:54 -050024#include <fsl_mdio.h>
Jason Jin2e26d832008-10-10 11:41:00 +080025#include <tsec.h>
26#include <netdev.h>
Wolfgang Denk54a7cc42009-01-28 09:25:31 +010027#include <sata.h>
Kumar Gala9490a7f2008-07-25 13:31:05 -050028
Jason Jin2e26d832008-10-10 11:41:00 +080029#include "../common/sgmii_riser.h"
Kumar Gala9490a7f2008-07-25 13:31:05 -050030
Andy Fleming80522dc2008-10-30 16:51:33 -050031int board_early_init_f (void)
32{
33#ifdef CONFIG_MMC
34 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
35
36 setbits_be32(&gur->pmuxcr,
Xie Xiaoboae2044d2011-10-03 12:18:39 -070037 (MPC85xx_PMUXCR_SDHC_CD |
Andy Fleming80522dc2008-10-30 16:51:33 -050038 MPC85xx_PMUXCR_SDHC_WP));
Xie Xiaobo8af3d222011-10-03 12:18:40 -070039
40 /* The MPC8536DS board insert the SDHC_WP pin for erratum NMG_eSDHC118,
41 * however, this erratum only applies to MPC8536 Rev1.0.
42 * So set SDHC_WP to active-low when use MPC8536 Rev1.1 and greater.*/
43 if ((((SVR_MAJ(get_svr()) & 0x7) == 0x1) &&
44 (SVR_MIN(get_svr()) >= 0x1))
45 || (SVR_MAJ(get_svr() & 0x7) > 0x1))
46 setbits_be32(&gur->gencfgr, MPC85xx_GENCFGR_SDHC_WP_INV);
Andy Fleming80522dc2008-10-30 16:51:33 -050047#endif
48 return 0;
49}
50
Kumar Gala9490a7f2008-07-25 13:31:05 -050051int checkboard (void)
52{
Kumar Gala6bb5b412009-07-14 22:42:01 -050053 u8 vboot;
54 u8 *pixis_base = (u8 *)PIXIS_BASE;
55
Timur Tabi5d065c32012-03-15 11:42:27 +000056 printf("Board: MPC8536DS Sys ID: 0x%02x, "
Kumar Gala6bb5b412009-07-14 22:42:01 -050057 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
58 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
59 in_8(pixis_base + PIXIS_PVER));
60
61 vboot = in_8(pixis_base + PIXIS_VBOOT);
62 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
63 case PIXIS_VBOOT_LBMAP_NOR0:
64 puts ("vBank: 0\n");
65 break;
66 case PIXIS_VBOOT_LBMAP_NOR1:
67 puts ("vBank: 1\n");
68 break;
69 case PIXIS_VBOOT_LBMAP_NOR2:
70 puts ("vBank: 2\n");
71 break;
72 case PIXIS_VBOOT_LBMAP_NOR3:
73 puts ("vBank: 3\n");
74 break;
75 case PIXIS_VBOOT_LBMAP_PJET:
76 puts ("Promjet\n");
77 break;
78 case PIXIS_VBOOT_LBMAP_NAND:
79 puts ("NAND\n");
80 break;
81 }
82
Kumar Gala9490a7f2008-07-25 13:31:05 -050083 return 0;
84}
85
Kumar Gala9490a7f2008-07-25 13:31:05 -050086#if !defined(CONFIG_SPD_EEPROM)
87/*
88 * Fixed sdram init -- doesn't use serial presence detect.
89 */
90
91phys_size_t fixed_sdram (void)
92{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
York Sun9a17eb52013-11-18 10:29:32 -080094 struct ccsr_ddr __iomem *ddr = &immap->im_ddr;
Kumar Gala9490a7f2008-07-25 13:31:05 -050095 uint d_init;
96
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
98 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Gala9490a7f2008-07-25 13:31:05 -050099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
101 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
102 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
103 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
104 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
105 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
106 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
107 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
108 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
109 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500110
111#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
113 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
114 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500115#endif
116 asm("sync;isync");
117
118 udelay(500);
119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500121
122#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
123 d_init = 1;
124 debug("DDR - 1st controller: memory initializing\n");
125 /*
126 * Poll until memory is initialized.
127 * 512 Meg at 400 might hit this 200 times or so.
128 */
129 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
130 udelay(1000);
131 }
132 debug("DDR: memory initialized\n\n");
133 asm("sync; isync");
134 udelay(500);
135#endif
136
137 return 512 * 1024 * 1024;
138}
139
140#endif
141
142#ifdef CONFIG_PCI1
143static struct pci_controller pci1_hose;
144#endif
145
Mingkai Hu8a414c42009-10-28 10:49:31 +0800146#ifdef CONFIG_PCI
147void pci_init_board(void)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500148{
Mingkai Hu8a414c42009-10-28 10:49:31 +0800149 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600150 struct fsl_pci_info pci_info;
151 u32 devdisr, pordevsr;
Mingkai Hu8a414c42009-10-28 10:49:31 +0800152 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600153 int first_free_busno;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500154
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600155 first_free_busno = fsl_pcie_init_board(0);
Mingkai Hu8a414c42009-10-28 10:49:31 +0800156
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600157#ifdef CONFIG_PCI1
Mingkai Hu8a414c42009-10-28 10:49:31 +0800158 devdisr = in_be32(&gur->devdisr);
159 pordevsr = in_be32(&gur->pordevsr);
160 porpllsr = in_be32(&gur->porpllsr);
Mingkai Hu8a414c42009-10-28 10:49:31 +0800161
Mingkai Hu8a414c42009-10-28 10:49:31 +0800162 pci_speed = 66666000;
163 pci_32 = 1;
164 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
165 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500166
Kumar Gala9490a7f2008-07-25 13:31:05 -0500167 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600168 SET_STD_PCI_INFO(pci_info, 1);
169 set_next_law(pci_info.mem_phys,
170 law_size_bits(pci_info.mem_size), pci_info.law);
171 set_next_law(pci_info.io_phys,
172 law_size_bits(pci_info.io_size), pci_info.law);
173
174 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500175 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Kumar Gala9490a7f2008-07-25 13:31:05 -0500176 (pci_32) ? 32 : 64,
177 (pci_speed == 33333000) ? "33" :
178 (pci_speed == 66666000) ? "66" : "unknown",
179 pci_clk_sel ? "sync" : "async",
180 pci_agent ? "agent" : "host",
181 pci_arb ? "arbiter" : "external-arbiter",
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600182 pci_info.regs);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500183
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600184 first_free_busno = fsl_pci_init_port(&pci_info,
Mingkai Hu8a414c42009-10-28 10:49:31 +0800185 &pci1_hose, first_free_busno);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500186 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500187 printf("PCI: disabled\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500188 }
Mingkai Hu8a414c42009-10-28 10:49:31 +0800189
190 puts("\n");
Kumar Gala9490a7f2008-07-25 13:31:05 -0500191#else
Mingkai Hu8a414c42009-10-28 10:49:31 +0800192 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500193#endif
194}
Mingkai Hu8a414c42009-10-28 10:49:31 +0800195#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500196
Kumar Gala9490a7f2008-07-25 13:31:05 -0500197int board_early_init_r(void)
198{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun9d045682014-06-24 21:16:20 -0700200 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Gala9490a7f2008-07-25 13:31:05 -0500201
202 /*
203 * Remap Boot flash + PROMJET region to caching-inhibited
204 * so that flash can be erased properly.
205 */
206
Kumar Gala7c0d4a72008-09-22 14:11:11 -0500207 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100208 flush_dcache();
209 invalidate_icache();
Kumar Gala9490a7f2008-07-25 13:31:05 -0500210
York Sun9d045682014-06-24 21:16:20 -0700211 if (flash_esel == -1) {
212 /* very unlikely unless something is messed up */
213 puts("Error: Could not find TLB for FLASH BASE\n");
214 flash_esel = 1; /* give our best effort to continue */
215 } else {
216 /* invalidate existing TLB entry for flash + promjet */
217 disable_tlb(flash_esel);
218 }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500219
Kumar Galac953ddf2008-12-02 14:19:34 -0600220 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500221 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
222 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
223
224 return 0;
225}
226
Jason Jin2e26d832008-10-10 11:41:00 +0800227int board_eth_init(bd_t *bis)
228{
229#ifdef CONFIG_TSEC_ENET
Andy Fleming063c1262011-04-08 02:10:54 -0500230 struct fsl_pq_mdio_info mdio_info;
Jason Jin2e26d832008-10-10 11:41:00 +0800231 struct tsec_info_struct tsec_info[2];
Jason Jin2e26d832008-10-10 11:41:00 +0800232 int num = 0;
Jason Jin2e26d832008-10-10 11:41:00 +0800233
234#ifdef CONFIG_TSEC1
235 SET_STD_TSEC_INFO(tsec_info[num], 1);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600236 if (is_serdes_configured(SGMII_TSEC1)) {
237 puts("eTSEC1 is in sgmii mode.\n");
Jason Jin2e26d832008-10-10 11:41:00 +0800238 tsec_info[num].phyaddr = 0;
239 tsec_info[num].flags |= TSEC_SGMII;
240 }
241 num++;
242#endif
243#ifdef CONFIG_TSEC3
244 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600245 if (is_serdes_configured(SGMII_TSEC3)) {
246 puts("eTSEC3 is in sgmii mode.\n");
Jason Jin2e26d832008-10-10 11:41:00 +0800247 tsec_info[num].phyaddr = 1;
248 tsec_info[num].flags |= TSEC_SGMII;
249 }
250 num++;
251#endif
252
253 if (!num) {
254 printf("No TSECs initialized\n");
255 return 0;
256 }
257
Andy Flemingfeede8b2008-12-05 20:10:22 -0600258#ifdef CONFIG_FSL_SGMII_RISER
Kumar Gala058d7dc2010-12-16 14:28:06 -0600259 if (is_serdes_configured(SGMII_TSEC1) ||
260 is_serdes_configured(SGMII_TSEC3)) {
Jason Jin2e26d832008-10-10 11:41:00 +0800261 fsl_sgmii_riser_init(tsec_info, num);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600262 }
Andy Flemingfeede8b2008-12-05 20:10:22 -0600263#endif
Jason Jin2e26d832008-10-10 11:41:00 +0800264
Andy Fleming063c1262011-04-08 02:10:54 -0500265 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
266 mdio_info.name = DEFAULT_MII_NAME;
267 fsl_pq_mdio_init(bis, &mdio_info);
268
Jason Jin2e26d832008-10-10 11:41:00 +0800269 tsec_eth_init(bis, tsec_info, num);
270#endif
271 return pci_eth_init(bis);
272}
273
Kumar Gala9490a7f2008-07-25 13:31:05 -0500274#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glasse895a4b2014-10-23 18:58:47 -0600275int ft_board_setup(void *blob, bd_t *bd)
Kumar Gala2dba0de2008-10-21 08:28:33 -0500276{
Kumar Gala9490a7f2008-07-25 13:31:05 -0500277 ft_cpu_setup(blob, bd);
278
Kumar Gala6525d512010-07-08 22:37:44 -0500279 FT_FSL_PCI_SETUP;
280
Andy Flemingfeede8b2008-12-05 20:10:22 -0600281#ifdef CONFIG_FSL_SGMII_RISER
282 fsl_sgmii_riser_fdt_fixup(blob);
283#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000284
285#ifdef CONFIG_HAS_FSL_MPH_USB
Sriram Dasha5c289b2016-09-16 17:12:15 +0530286 fsl_fdt_fixup_dr_usb(blob, bd);
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000287#endif
288
Simon Glasse895a4b2014-10-23 18:58:47 -0600289 return 0;
Kumar Gala9490a7f2008-07-25 13:31:05 -0500290}
291#endif