blob: e9e904523a5acca89277321383521429e33f0930 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenkdc7c9a12003-03-26 06:55:25 +00002 * linux/include/linux/mtd/nand.h
wdenke2211742002-11-02 23:30:20 +00003 *
Christian Hitz2a8e0fc2011-10-12 09:32:02 +02004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
wdenke2211742002-11-02 23:30:20 +00007 *
wdenke2211742002-11-02 23:30:20 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
William Juulcfa460a2007-10-31 13:53:06 +010012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
wdenke2211742002-11-02 23:30:20 +000014 *
William Juulcfa460a2007-10-31 13:53:06 +010015 * Changelog:
16 * See git changelog.
wdenke2211742002-11-02 23:30:20 +000017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
William Juulcfa460a2007-10-31 13:53:06 +010021#include "config.h"
22
Mike Frysinger7b15e2b2012-04-09 13:39:55 +000023#include "linux/compat.h"
William Juulcfa460a2007-10-31 13:53:06 +010024#include "linux/mtd/mtd.h"
Alessandro Rubinia47f9572008-10-31 22:33:21 +010025#include "linux/mtd/bbm.h"
William Juulcfa460a2007-10-31 13:53:06 +010026
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010027
28struct mtd_info;
Lei Wen245eb902011-01-06 09:48:18 +080029struct nand_flash_dev;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010030/* Scan and identify a NAND device */
31extern int nand_scan (struct mtd_info *mtd, int max_chips);
William Juulcfa460a2007-10-31 13:53:06 +010032/* Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type */
Lei Wen245eb902011-01-06 09:48:18 +080034extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
35 const struct nand_flash_dev *table);
William Juulcfa460a2007-10-31 13:53:06 +010036extern int nand_scan_tail(struct mtd_info *mtd);
37
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010038/* Free resources held by the NAND device */
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020039extern void nand_release(struct mtd_info *mtd);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010040
William Juulcfa460a2007-10-31 13:53:06 +010041/* Internal helper for board drivers which need to override command function */
42extern void nand_wait_ready(struct mtd_info *mtd);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010043
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020044/*
45 * This constant declares the max. oobsize / page, which
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010046 * is supported now. If you add a chip with bigger oobsize/page
47 * adjust this accordingly.
48 */
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020049#define NAND_MAX_OOBSIZE 576
50#define NAND_MAX_PAGESIZE 8192
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010051
52/*
53 * Constants for hardware specific CLE/ALE/NCE function
William Juulcfa460a2007-10-31 13:53:06 +010054 *
55 * These are bits which can be or'ed to set/clear multiple
56 * bits in one go.
57 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010058/* Select the chip by setting nCE to low */
William Juulcfa460a2007-10-31 13:53:06 +010059#define NAND_NCE 0x01
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010060/* Select the command latch by setting CLE to high */
William Juulcfa460a2007-10-31 13:53:06 +010061#define NAND_CLE 0x02
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010062/* Select the address latch by setting ALE to high */
William Juulcfa460a2007-10-31 13:53:06 +010063#define NAND_ALE 0x04
64
65#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
66#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
67#define NAND_CTRL_CHANGE 0x80
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010068
wdenke2211742002-11-02 23:30:20 +000069/*
70 * Standard NAND flash commands
71 */
72#define NAND_CMD_READ0 0
73#define NAND_CMD_READ1 1
William Juulcfa460a2007-10-31 13:53:06 +010074#define NAND_CMD_RNDOUT 5
wdenke2211742002-11-02 23:30:20 +000075#define NAND_CMD_PAGEPROG 0x10
76#define NAND_CMD_READOOB 0x50
77#define NAND_CMD_ERASE1 0x60
78#define NAND_CMD_STATUS 0x70
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010079#define NAND_CMD_STATUS_MULTI 0x71
wdenke2211742002-11-02 23:30:20 +000080#define NAND_CMD_SEQIN 0x80
William Juulcfa460a2007-10-31 13:53:06 +010081#define NAND_CMD_RNDIN 0x85
wdenke2211742002-11-02 23:30:20 +000082#define NAND_CMD_READID 0x90
83#define NAND_CMD_ERASE2 0xd0
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020084#define NAND_CMD_PARAM 0xec
wdenke2211742002-11-02 23:30:20 +000085#define NAND_CMD_RESET 0xff
86
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020087#define NAND_CMD_LOCK 0x2a
Joe Hershberger33b1d5c2012-08-22 16:49:44 -050088#define NAND_CMD_LOCK_TIGHT 0x2c
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020089#define NAND_CMD_UNLOCK1 0x23
90#define NAND_CMD_UNLOCK2 0x24
Joe Hershberger33b1d5c2012-08-22 16:49:44 -050091#define NAND_CMD_LOCK_STATUS 0x7a
Christian Hitz2a8e0fc2011-10-12 09:32:02 +020092
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010093/* Extended commands for large page devices */
94#define NAND_CMD_READSTART 0x30
William Juulcfa460a2007-10-31 13:53:06 +010095#define NAND_CMD_RNDOUTSTART 0xE0
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010096#define NAND_CMD_CACHEDPROG 0x15
97
William Juulcfa460a2007-10-31 13:53:06 +010098/* Extended commands for AG-AND device */
99/*
100 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
101 * there is no way to distinguish that from NAND_CMD_READ0
102 * until the remaining sequence of commands has been completed
103 * so add a high order bit and mask it off in the command.
104 */
105#define NAND_CMD_DEPLETE1 0x100
106#define NAND_CMD_DEPLETE2 0x38
107#define NAND_CMD_STATUS_MULTI 0x71
108#define NAND_CMD_STATUS_ERROR 0x72
109/* multi-bank error status (banks 0-3) */
110#define NAND_CMD_STATUS_ERROR0 0x73
111#define NAND_CMD_STATUS_ERROR1 0x74
112#define NAND_CMD_STATUS_ERROR2 0x75
113#define NAND_CMD_STATUS_ERROR3 0x76
114#define NAND_CMD_STATUS_RESET 0x7f
115#define NAND_CMD_STATUS_CLEAR 0xff
116
117#define NAND_CMD_NONE -1
118
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100119/* Status bits */
120#define NAND_STATUS_FAIL 0x01
121#define NAND_STATUS_FAIL_N1 0x02
122#define NAND_STATUS_TRUE_READY 0x20
123#define NAND_STATUS_READY 0x40
124#define NAND_STATUS_WP 0x80
125
wdenke2211742002-11-02 23:30:20 +0000126/*
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100127 * Constants for ECC_MODES
128 */
William Juulcfa460a2007-10-31 13:53:06 +0100129typedef enum {
130 NAND_ECC_NONE,
131 NAND_ECC_SOFT,
132 NAND_ECC_HW,
133 NAND_ECC_HW_SYNDROME,
Sandeep Paulrajf83b7f92009-08-10 13:27:56 -0400134 NAND_ECC_HW_OOB_FIRST,
Christian Hitz4c6de852011-10-12 09:31:59 +0200135 NAND_ECC_SOFT_BCH,
William Juulcfa460a2007-10-31 13:53:06 +0100136} nand_ecc_modes_t;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100137
138/*
139 * Constants for Hardware ECC
William Juulcfa460a2007-10-31 13:53:06 +0100140 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100141/* Reset Hardware ECC for read */
142#define NAND_ECC_READ 0
143/* Reset Hardware ECC for write */
144#define NAND_ECC_WRITE 1
145/* Enable Hardware ECC before syndrom is read back from flash */
146#define NAND_ECC_READSYN 2
147
William Juulcfa460a2007-10-31 13:53:06 +0100148/* Bit mask for flags passed to do_nand_read_ecc */
149#define NAND_GET_DEVICE 0x80
150
151
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200152/*
153 * Option constants for bizarre disfunctionality and real
154 * features.
155 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100156/* Chip can not auto increment pages */
157#define NAND_NO_AUTOINCR 0x00000001
158/* Buswitdh is 16 bit */
159#define NAND_BUSWIDTH_16 0x00000002
160/* Device supports partial programming without padding */
161#define NAND_NO_PADDING 0x00000004
162/* Chip has cache program function */
163#define NAND_CACHEPRG 0x00000008
164/* Chip has copy back function */
165#define NAND_COPYBACK 0x00000010
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200166/*
167 * AND Chip which has 4 banks and a confusing page / block
168 * assignment. See Renesas datasheet for further information.
169 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100170#define NAND_IS_AND 0x00000020
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200171/*
172 * Chip has a array of 4 pages which can be read without
173 * additional ready /busy waits.
174 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100175#define NAND_4PAGE_ARRAY 0x00000040
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200176/*
177 * Chip requires that BBT is periodically rewritten to prevent
William Juulcfa460a2007-10-31 13:53:06 +0100178 * bits from adjacent blocks from 'leaking' in altering data.
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200179 * This happens with the Renesas AG-AND chips, possibly others.
180 */
William Juulcfa460a2007-10-31 13:53:06 +0100181#define BBT_AUTO_REFRESH 0x00000080
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200182/*
183 * Chip does not require ready check on read. True
William Juulcfa460a2007-10-31 13:53:06 +0100184 * for all large page devices, as they do not support
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200185 * autoincrement.
186 */
William Juulcfa460a2007-10-31 13:53:06 +0100187#define NAND_NO_READRDY 0x00000100
188/* Chip does not allow subpage writes */
189#define NAND_NO_SUBPAGE_WRITE 0x00000200
190
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200191/* Device is one of 'new' xD cards that expose fake nand command set */
192#define NAND_BROKEN_XD 0x00000400
193
194/* Device behaves just like nand, but is readonly */
195#define NAND_ROM 0x00000800
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100196
Joe Hershbergerc788ecf2012-11-05 06:46:31 +0000197/* Device supports subpage reads */
198#define NAND_SUBPAGE_READ 0x00001000
199
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100200/* Options valid for Samsung large page devices */
201#define NAND_SAMSUNG_LP_OPTIONS \
202 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
203
204/* Macros to identify the above */
205#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
206#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
207#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
208#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
Joe Hershbergerc788ecf2012-11-05 06:46:31 +0000209#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100210
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100211/* Non chip related options */
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200212/*
213 * Use a flash based bad block table. OOB identifier is saved in OOB area.
214 * This option is passed to the default bad block table function.
215 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100216#define NAND_USE_FLASH_BBT 0x00010000
William Juulcfa460a2007-10-31 13:53:06 +0100217/* This option skips the bbt scan during initialization. */
218#define NAND_SKIP_BBTSCAN 0x00020000
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200219/*
220 * This option is defined if the board driver allocates its own buffers
221 * (e.g. because it needs them DMA-coherent).
222 */
William Juulcfa460a2007-10-31 13:53:06 +0100223#define NAND_OWN_BUFFERS 0x00040000
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200224/* Chip may not exist, so silence any errors in scan */
225#define NAND_SCAN_SILENT_NODEV 0x00080000
226/*
227 * If passed additionally to NAND_USE_FLASH_BBT then BBT code will not touch
228 * the OOB area.
229 */
230#define NAND_USE_FLASH_BBT_NO_OOB 0x00800000
231/* Create an empty BBT with no vendor information if the BBT is available */
232#define NAND_CREATE_EMPTY_BBT 0x01000000
233
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100234/* Options set by nand scan */
Scott Woodfb494542012-02-20 14:50:39 -0600235/* bbt has already been read */
236#define NAND_BBT_SCANNED 0x40000000
William Juulcfa460a2007-10-31 13:53:06 +0100237/* Nand scan has allocated controller struct */
238#define NAND_CONTROLLER_ALLOC 0x80000000
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100239
William Juulcfa460a2007-10-31 13:53:06 +0100240/* Cell info constants */
241#define NAND_CI_CHIPNR_MSK 0x03
242#define NAND_CI_CELLTYPE_MSK 0x0C
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100243
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100244/* Keep gcc happy */
245struct nand_chip;
wdenkdc7c9a12003-03-26 06:55:25 +0000246
Florian Fainelli0272c712011-02-25 00:01:34 +0000247struct nand_onfi_params {
248 /* rev info and features block */
249 /* 'O' 'N' 'F' 'I' */
250 u8 sig[4];
251 __le16 revision;
252 __le16 features;
253 __le16 opt_cmd;
254 u8 reserved[22];
255
256 /* manufacturer information block */
257 char manufacturer[12];
258 char model[20];
259 u8 jedec_id;
260 __le16 date_code;
261 u8 reserved2[13];
262
263 /* memory organization block */
264 __le32 byte_per_page;
265 __le16 spare_bytes_per_page;
266 __le32 data_bytes_per_ppage;
267 __le16 spare_bytes_per_ppage;
268 __le32 pages_per_block;
269 __le32 blocks_per_lun;
270 u8 lun_count;
271 u8 addr_cycles;
272 u8 bits_per_cell;
273 __le16 bb_per_lun;
274 __le16 block_endurance;
275 u8 guaranteed_good_blocks;
276 __le16 guaranteed_block_endurance;
277 u8 programs_per_page;
278 u8 ppage_attr;
279 u8 ecc_bits;
280 u8 interleaved_bits;
281 u8 interleaved_ops;
282 u8 reserved3[13];
283
284 /* electrical parameter block */
285 u8 io_pin_capacitance_max;
286 __le16 async_timing_mode;
287 __le16 program_cache_timing_mode;
288 __le16 t_prog;
289 __le16 t_bers;
290 __le16 t_r;
291 __le16 t_ccs;
292 __le16 src_sync_timing_mode;
293 __le16 src_ssync_features;
294 __le16 clk_pin_capacitance_typ;
295 __le16 io_pin_capacitance_typ;
296 __le16 input_pin_capacitance_typ;
297 u8 input_pin_capacitance_max;
298 u8 driver_strenght_support;
299 __le16 t_int_r;
300 __le16 t_ald;
301 u8 reserved4[7];
302
303 /* vendor */
304 u8 reserved5[90];
305
306 __le16 crc;
307} __attribute__((packed));
308
309#define ONFI_CRC_BASE 0x4F4E
310
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100311/**
William Juulcfa460a2007-10-31 13:53:06 +0100312 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
313 * @lock: protection lock
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100314 * @active: the mtd device which holds the controller currently
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200315 * @wq: wait queue to sleep on if a NAND operation is in
316 * progress used instead of the per chip wait queue
317 * when a hw controller is available.
wdenkdc7c9a12003-03-26 06:55:25 +0000318 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100319struct nand_hw_control {
William Juul5e1dae52007-11-09 13:32:30 +0100320/* XXX U-BOOT XXX */
William Juulcfa460a2007-10-31 13:53:06 +0100321#if 0
William Juul5e1dae52007-11-09 13:32:30 +0100322 spinlock_t lock;
323 wait_queue_head_t wq;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100324#endif
William Juul5e1dae52007-11-09 13:32:30 +0100325 struct nand_chip *active;
William Juulcfa460a2007-10-31 13:53:06 +0100326};
327
328/**
329 * struct nand_ecc_ctrl - Control structure for ecc
330 * @mode: ecc mode
331 * @steps: number of ecc steps per page
332 * @size: data bytes per ecc step
333 * @bytes: ecc bytes per step
334 * @total: total number of ecc bytes per page
335 * @prepad: padding information for syndrome based ecc generators
336 * @postpad: padding information for syndrome based ecc generators
337 * @layout: ECC layout control struct pointer
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200338 * @priv: pointer to private ecc control data
William Juulcfa460a2007-10-31 13:53:06 +0100339 * @hwctl: function to control hardware ecc generator. Must only
340 * be provided if an hardware ECC is available
341 * @calculate: function for ecc calculation or readback from ecc hardware
342 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
343 * @read_page_raw: function to read a raw page without ECC
344 * @write_page_raw: function to write a raw page without ECC
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200345 * @read_page: function to read a page according to the ecc generator
346 * requirements.
347 * @read_subpage: function to read parts of the page covered by ECC.
348 * @write_page: function to write a page according to the ecc generator
349 * requirements.
William Juulcfa460a2007-10-31 13:53:06 +0100350 * @read_oob: function to read chip OOB data
351 * @write_oob: function to write chip OOB data
352 */
353struct nand_ecc_ctrl {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200354 nand_ecc_modes_t mode;
355 int steps;
356 int size;
357 int bytes;
358 int total;
359 int prepad;
360 int postpad;
William Juulcfa460a2007-10-31 13:53:06 +0100361 struct nand_ecclayout *layout;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200362 void *priv;
363 void (*hwctl)(struct mtd_info *mtd, int mode);
364 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
365 uint8_t *ecc_code);
366 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
367 uint8_t *calc_ecc);
368 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
369 uint8_t *buf, int page);
370 void (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
371 const uint8_t *buf);
372 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
373 uint8_t *buf, int page);
374 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
375 uint32_t offs, uint32_t len, uint8_t *buf);
376 void (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
377 const uint8_t *buf);
378 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page,
379 int sndcmd);
380 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
381 int page);
William Juulcfa460a2007-10-31 13:53:06 +0100382};
383
384/**
385 * struct nand_buffers - buffer structure for read/write
386 * @ecccalc: buffer for calculated ecc
387 * @ecccode: buffer for ecc read from flash
388 * @databuf: buffer for data - dynamically sized
389 *
390 * Do not change the order of buffers. databuf and oobrbuf must be in
391 * consecutive order.
392 */
393struct nand_buffers {
Simon Glassb5725952012-07-29 20:53:25 +0000394 uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
395 uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
396 uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
397 ARCH_DMA_MINALIGN)];
William Juulcfa460a2007-10-31 13:53:06 +0100398};
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100399
400/**
401 * struct nand_chip - NAND Private Flash Chip Data
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200402 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
403 * flash device
404 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
405 * flash device.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100406 * @read_byte: [REPLACEABLE] read one byte from the chip
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100407 * @read_word: [REPLACEABLE] read one word from the chip
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100408 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
409 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200410 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip
411 * data.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100412 * @select_chip: [REPLACEABLE] select chip nr
413 * @block_bad: [REPLACEABLE] check, if the block is bad
414 * @block_markbad: [REPLACEABLE] mark the block bad
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200415 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
William Juulcfa460a2007-10-31 13:53:06 +0100416 * ALE/CLE/nCE. Also used to write command and address
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200417 * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
418 * mtd->oobsize, mtd->writesize and so on.
419 * @id_data contains the 8 bytes values of NAND_CMD_READID.
420 * Return with the bus width.
421 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing
422 * device ready/busy line. If set to NULL no access to
423 * ready/busy is available and the ready/busy information
424 * is read from the chip status register.
425 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
426 * commands to the chip.
427 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
428 * ready.
William Juulcfa460a2007-10-31 13:53:06 +0100429 * @ecc: [BOARDSPECIFIC] ecc control ctructure
430 * @buffers: buffer structure for read/write
431 * @hwcontrol: platform-specific hardware control structure
432 * @ops: oob operation operands
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200433 * @erase_cmd: [INTERN] erase command write function, selectable due
434 * to AND support.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100435 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200436 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
437 * data from array to read regs (tR).
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200438 * @state: [INTERN] the current state of the NAND device
William Juulcfa460a2007-10-31 13:53:06 +0100439 * @oob_poi: poison value buffer
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200440 * @page_shift: [INTERN] number of address bits in a page (column
441 * address bits).
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100442 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
443 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
444 * @chip_shift: [INTERN] number of address bits in one chip
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200445 * @options: [BOARDSPECIFIC] various chip options. They can partly
446 * be set to inform nand_scan about special functionality.
447 * See the defines for further explanation.
448 * @badblockpos: [INTERN] position of the bad block marker in the oob
449 * area.
450 * @badblockbits: [INTERN] number of bits to left-shift the bad block
451 * number
William Juulcfa460a2007-10-31 13:53:06 +0100452 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100453 * @numchips: [INTERN] number of physical chips
454 * @chipsize: [INTERN] the size of one chip for multichip arrays
455 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200456 * @pagebuf: [INTERN] holds the pagenumber which is currently in
457 * data_buf.
William Juulcfa460a2007-10-31 13:53:06 +0100458 * @subpagesize: [INTERN] holds the subpagesize
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200459 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
460 * non 0 if ONFI supported.
461 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
462 * supported, 0 otherwise.
William Juulcfa460a2007-10-31 13:53:06 +0100463 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100464 * @bbt: [INTERN] bad block table pointer
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200465 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
466 * lookup.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100467 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200468 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
469 * bad block scan.
470 * @controller: [REPLACEABLE] a pointer to a hardware controller
471 * structure which is shared among multiple independend
472 * devices.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100473 * @priv: [OPTIONAL] pointer to private chip date
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200474 * @errstat: [OPTIONAL] hardware specific function to perform
475 * additional error status checks (determine if errors are
476 * correctable).
William Juulcfa460a2007-10-31 13:53:06 +0100477 * @write_page: [REPLACEABLE] High-level page write function
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100478 */
wdenkdc7c9a12003-03-26 06:55:25 +0000479
480struct nand_chip {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200481 void __iomem *IO_ADDR_R;
482 void __iomem *IO_ADDR_W;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100483
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200484 uint8_t (*read_byte)(struct mtd_info *mtd);
485 u16 (*read_word)(struct mtd_info *mtd);
486 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
487 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
488 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
489 void (*select_chip)(struct mtd_info *mtd, int chip);
490 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
491 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
492 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
493 int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
494 u8 *id_data);
495 int (*dev_ready)(struct mtd_info *mtd);
496 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
497 int page_addr);
498 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
499 void (*erase_cmd)(struct mtd_info *mtd, int page);
500 int (*scan_bbt)(struct mtd_info *mtd);
501 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
502 int status, int page);
503 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
504 const uint8_t *buf, int page, int cached, int raw);
William Juulcfa460a2007-10-31 13:53:06 +0100505
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200506 int chip_delay;
507 unsigned int options;
William Juulcfa460a2007-10-31 13:53:06 +0100508
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200509 int page_shift;
510 int phys_erase_shift;
511 int bbt_erase_shift;
512 int chip_shift;
513 int numchips;
514 uint64_t chipsize;
515 int pagemask;
516 int pagebuf;
517 int subpagesize;
518 uint8_t cellinfo;
519 int badblockpos;
520 int badblockbits;
521
522 int onfi_version;
Florian Fainelli0272c712011-02-25 00:01:34 +0000523#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
524 struct nand_onfi_params onfi_params;
525#endif
William Juulcfa460a2007-10-31 13:53:06 +0100526
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200527 int state;
William Juulcfa460a2007-10-31 13:53:06 +0100528
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200529 uint8_t *oob_poi;
530 struct nand_hw_control *controller;
531 struct nand_ecclayout *ecclayout;
William Juulcfa460a2007-10-31 13:53:06 +0100532
533 struct nand_ecc_ctrl ecc;
534 struct nand_buffers *buffers;
William Juulcfa460a2007-10-31 13:53:06 +0100535 struct nand_hw_control hwcontrol;
536
537 struct mtd_oob_ops ops;
538
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200539 uint8_t *bbt;
540 struct nand_bbt_descr *bbt_td;
541 struct nand_bbt_descr *bbt_md;
William Juulcfa460a2007-10-31 13:53:06 +0100542
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200543 struct nand_bbt_descr *badblock_pattern;
William Juulcfa460a2007-10-31 13:53:06 +0100544
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200545 void *priv;
wdenkdc7c9a12003-03-26 06:55:25 +0000546};
547
548/*
wdenke2211742002-11-02 23:30:20 +0000549 * NAND Flash Manufacturer ID Codes
550 */
551#define NAND_MFR_TOSHIBA 0x98
552#define NAND_MFR_SAMSUNG 0xec
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100553#define NAND_MFR_FUJITSU 0x04
554#define NAND_MFR_NATIONAL 0x8f
555#define NAND_MFR_RENESAS 0x07
556#define NAND_MFR_STMICRO 0x20
William Juulcfa460a2007-10-31 13:53:06 +0100557#define NAND_MFR_HYNIX 0xad
Ulf Samuelsson7ebb4472007-05-24 12:12:47 +0200558#define NAND_MFR_MICRON 0x2c
Scott Woodc45912d2008-10-24 16:20:43 -0500559#define NAND_MFR_AMD 0x01
wdenke2211742002-11-02 23:30:20 +0000560
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100561/**
562 * struct nand_flash_dev - NAND Flash Device ID Structure
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200563 * @name: Identify the device type
564 * @id: device ID code
565 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100566 * If the pagesize is 0, then the real pagesize
567 * and the eraseize are determined from the
568 * extended id bytes in the chip
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200569 * @erasesize: Size of an erase block in the flash device.
570 * @chipsize: Total chipsize in Mega Bytes
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100571 * @options: Bitfield to store chip relevant options
wdenke2211742002-11-02 23:30:20 +0000572 */
573struct nand_flash_dev {
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100574 char *name;
575 int id;
576 unsigned long pagesize;
577 unsigned long chipsize;
wdenke2211742002-11-02 23:30:20 +0000578 unsigned long erasesize;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100579 unsigned long options;
wdenke2211742002-11-02 23:30:20 +0000580};
581
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100582/**
583 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
584 * @name: Manufacturer name
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200585 * @id: manufacturer ID code of device.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100586*/
587struct nand_manufacturers {
588 int id;
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200589 char *name;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100590};
591
Mike Frysinger0bdecd82010-10-20 01:15:21 +0000592extern const struct nand_flash_dev nand_flash_ids[];
593extern const struct nand_manufacturers nand_manuf_ids[];
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100594
William Juulcfa460a2007-10-31 13:53:06 +0100595extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
596extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
597extern int nand_default_bbt(struct mtd_info *mtd);
598extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
599extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
600 int allowbbt);
601extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200602 size_t *retlen, uint8_t *buf);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100603
wdenkdc7c9a12003-03-26 06:55:25 +0000604/*
605* Constants for oob configuration
606*/
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100607#define NAND_SMALL_BADBLOCK_POS 5
608#define NAND_LARGE_BADBLOCK_POS 0
wdenkdc7c9a12003-03-26 06:55:25 +0000609
William Juulcfa460a2007-10-31 13:53:06 +0100610/**
611 * struct platform_nand_chip - chip level device structure
612 * @nr_chips: max. number of chips to scan for
613 * @chip_offset: chip number offset
614 * @nr_partitions: number of partitions pointed to by partitions (or zero)
615 * @partitions: mtd partition list
616 * @chip_delay: R/B delay value in us
617 * @options: Option flags, e.g. 16bit buswidth
618 * @ecclayout: ecc layout info structure
619 * @part_probe_types: NULL-terminated array of probe types
620 * @priv: hardware controller specific settings
621 */
622struct platform_nand_chip {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200623 int nr_chips;
624 int chip_offset;
625 int nr_partitions;
626 struct mtd_partition *partitions;
627 struct nand_ecclayout *ecclayout;
628 int chip_delay;
629 unsigned int options;
630 const char **part_probe_types;
631 void *priv;
William Juulcfa460a2007-10-31 13:53:06 +0100632};
633
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200634/* Keep gcc happy */
635struct platform_device;
636
William Juulcfa460a2007-10-31 13:53:06 +0100637/**
638 * struct platform_nand_ctrl - controller level device structure
639 * @hwcontrol: platform specific hardware control structure
640 * @dev_ready: platform specific function to read ready/busy pin
641 * @select_chip: platform specific chip select function
642 * @cmd_ctrl: platform specific function for controlling
643 * ALE/CLE/nCE. Also used to write command and address
644 * @priv: private data to transport driver specific settings
645 *
646 * All fields are optional and depend on the hardware driver requirements
647 */
648struct platform_nand_ctrl {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200649 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
650 int (*dev_ready)(struct mtd_info *mtd);
651 void (*select_chip)(struct mtd_info *mtd, int chip);
652 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
653 void *priv;
William Juulcfa460a2007-10-31 13:53:06 +0100654};
655
656/**
657 * struct platform_nand_data - container structure for platform-specific data
658 * @chip: chip level chip structure
659 * @ctrl: controller level device structure
660 */
661struct platform_nand_data {
Christian Hitz2a8e0fc2011-10-12 09:32:02 +0200662 struct platform_nand_chip chip;
663 struct platform_nand_ctrl ctrl;
William Juulcfa460a2007-10-31 13:53:06 +0100664};
665
666/* Some helpers to access the data structures */
667static inline
668struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
669{
670 struct nand_chip *chip = mtd->priv;
671
672 return chip->priv;
673}
674
Simon Schwarz82645f82011-10-31 06:34:44 +0000675/* Standard NAND functions from nand_base.c */
676void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
677void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
678void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
679void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
680uint8_t nand_read_byte(struct mtd_info *mtd);
681
wdenke2211742002-11-02 23:30:20 +0000682#endif /* __LINUX_MTD_NAND_H */